# GSC93BC46/56/66

#### 3-wire Serial EEPROMs 1K/2K/4K

#### **Description**

The GSC93BC family provides 1K, 2K and 4K of serial electrically erasable and programmable read-only memory (EEPROM). The wide Vdd range allows for low-voltage operation down to 1.8V and up to 5.5V. The device, fabricated using traditional CMOS EEPROM technology, is optimized for many industrial and commercial applications where low-voltage and low-power operation is essential. The device is accessed via a 3-wire serial interface.

#### **Features**

- Internally organized as 128x8 or 64x16 (1K), 256x8 or 128x16 (2K), 512x8 or 256x16 (4K)
- Wide-voltage range operation: 1.8V~5.5V
- 3-wire serial interface bus Date retention: 100years

- High endurance: 1,000,000 Write Cycles
- 2MHz (5V) clock rate
- Sequential read operation
- Self-timed write cycle (10ms max)

# **Package Dimensions**





| REF. | Millin | neter | REF. | Millimeter |      |  |
|------|--------|-------|------|------------|------|--|
| NEF. | Min.   | Max.  | NEF. | Min.       | Max. |  |
| Α    | 5.80   | 6.20  | M    | 0.10       | 0.25 |  |
| В    | 4.80   | 5.00  | Н    | 0.35       | 0.49 |  |
| С    | 3.80   | 4.00  | L    | 1.35       | 1.75 |  |
| D    | 0°     | 8°    | J    | 0.375 REF. |      |  |
| Е    | 0.40   | 0.90  | K    | 45°        |      |  |
| F    | 0.19   | 0.25  | G    | 1.27 TYP.  |      |  |

Figure 1. Pin Configurations



| Pin Name | Function              | Function |  |  |
|----------|-----------------------|----------|--|--|
| CS       | Chip Select           |          |  |  |
| SK       | Serial Data Clock     |          |  |  |
| DI       | Serial Data Input     |          |  |  |
| DO       | Serial Data Output    |          |  |  |
| Gnd      | Ground                |          |  |  |
| Vcc      | Power Supply          |          |  |  |
| ORG      | Internal Organization |          |  |  |
| NC       | No Connect            |          |  |  |

#### **Absolute Maximum Ratings**

| Parameter                                 | Ratings          | Unit                 |
|-------------------------------------------|------------------|----------------------|
| Voltage on Any Pin with Respect to Ground | -1.0 to Vcc +7.0 | V                    |
| Maximum Operating Voltage                 | 6.25             | V                    |
| DC Output Current                         | 5.0              | mA                   |
| Operating Temperature Range               | -55 ~ +125       | $^{\circ}\mathbb{C}$ |
| Storage Temperature Range                 | -65 ~ +150       | $^{\circ}\mathbb{C}$ |

Note: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of these specifications are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

GSC93BC46/56/66 Page: 1/8

### Figure 2. Block Diagram



#### **Notes**

1. The ORG pin is used to select between x8 and x16.

When the pin is connected to Vcc, x16 mode is selected.

Otherwise, the ORG pin should be grounded in order to select x8 mode.

The interface foe the GSC93BC46/56/66 is accessed through four different signals:

Chip Select (CS), Data Input (DI), Data Output (DO), and Serial Data Clock (SK). The Chip Select (CS) signal must be pulled high before issuing a command through the Data Input (DI) pin. The Serial Data Clock (SK) signal is used in conjunction with the Data Input (DI) pin.

#### **PIN Capacitance**

Applicable over recommended operating range from Ta=25°C, f=1.0MHz, Vcc=+5V

| Symbol | Test Condition                 | Max | Unit | Condition |
|--------|--------------------------------|-----|------|-----------|
| Соит   | Output Capacitance (DO)        | 5   | pF   | Vout=0V   |
| CIN    | Input Capacitance (CK, SK, DI) | 5   | pF   | VIN=0V    |

Note: 1. This parameter is characterized and not 100% tested.

#### **DC Characteristics**

Applicable over recommended operating range from: Ta=-40 ~ +85°C, Vcc=+1.8 ~ +5V (unless otherwise noted)

| Parameter                | Symbol              | Test Condition              | Min     | TYP | Max     | Unit |
|--------------------------|---------------------|-----------------------------|---------|-----|---------|------|
| Supply Voltage           | VCC1                |                             | 1.8     | -   | 5.5     | V    |
| Supply Voltage           | VCC2                |                             | 2.7     | -   | 5.5     | V    |
| Supply Voltage           | VCC3                |                             | 4.5     | -   | 5.5     | V    |
| Supply Current Vcc=5.0V  | Icc                 | READ at 1MHz                | -       | 0.5 | 2.0     | mA   |
| Supply Current Vcc=5.0V  | Icc                 | WRITE at 1MHz               | -       | 0.5 | 2.0     | mA   |
| Standby Current Vcc=1.8V | ISB1                | CS=0V                       | -       | 0   | 0.1     | μA   |
| Standby Current Vcc=2.7V | ISB2                | CS=0V                       | -       | 6.0 | 10.0    | μA   |
| Standby Current Vcc=5.0V | ISB3                | CS=0V                       | -       | 17  | 30      | μA   |
| Input Leakage Current    | ILI                 | VIN=0V to VCC               | -       | 0.1 | 3.0     | μA   |
| Output Leakage Current   | ILO                 | VIN=0V to VCC               | -       | 0.1 | 3.0     | μA   |
| Input Low Level          | VIL1 <sup>(1)</sup> | 2.7V< VCC <5.5V             | -0.6    |     | 0.8     | V    |
| Input High Level         | VIH1 <sup>(1)</sup> | 2.7 V< VCC <5.5 V           | 2.0     | -   | Vcc+1   | V    |
| Input Low Level          | VIL2 <sup>(1)</sup> | 1.8V< VCC <2.7V             | -0.6    |     | Vccx0.3 | V    |
| Input High Level         | $V_{\rm IH2}^{(1)}$ | 1.6V< VCC <2.7V             | Vccx0.7 | -   | Vcc+1   | V    |
| Output Low Level         |                     | 2.7V< VCC <5.5V; IOL=2.1mA  | -       |     | 0.4     | V    |
| Output High Level        | V0H1 <sup>(1)</sup> | IOH=-0.4mA                  | 2.4     | -   | -       | V    |
| Output Low Level         | VOL2 <sup>(1)</sup> | 1.8V< VCC <2.7V; IOL=0.15mA | -       |     | 0.2     | V    |
| Output High Level        | VOH2 <sup>(1)</sup> | IOH=-100uA                  | Vcc-2   |     | -       | V    |

Note 1: VIL and VIH max are reference only and are not tested.

GSC93BC46/56/66 Page: 2/8

### **AC Characteristics**

Applicable over recommended operating range from: Ta=-40  $\sim$  +85 $^{\circ}$ C, Vcc=As specified, CL=1 TTL Gate & 100pF (unless otherwise noted)

| Parameter                  | Symbol        | Tes                                 | t Condition                                           | Min                | TYP | Max                | Unit            |
|----------------------------|---------------|-------------------------------------|-------------------------------------------------------|--------------------|-----|--------------------|-----------------|
| Clock Frequency, SK        | fsĸ           | 4.5V< VCC<br>2.7V< VCC<br>1.8V< VCC | <5.5V                                                 | 0<br>0<br>0        | -   | 2<br>1<br>0.25     | MHz             |
| SK High Time               | tskh          | 4.5V< VCC<br>2.7V< VCC<br>1.8V< VCC | <5.5V                                                 | 250<br>250<br>1000 | -   | -                  | ns              |
| SK Low Time                | tskl          | 4.5V< VCC<br>2.7V< VCC<br>1.8V< VCC | <5.5V                                                 | 250<br>250<br>1000 | -   | -                  | ns              |
| Minimum CS Low Time        | tcs           | 4.5V< VCC<br>2.7V< VCC<br>1.8V< VCC | <5.5V                                                 | 250<br>250<br>1000 | -   | -                  | ns              |
| CS Setup Time              | tcss          | Relative<br>To SK                   | 4.5V< VCC <5.5V<br>2.7V< VCC <5.5V<br>1.8V< VCC <5.5V | 50<br>50<br>200    | -   | -                  | ns              |
| DI Setup Time              | tDIS          | Relative<br>To SK                   | 4.5V< VCC <5.5V<br>2.7V< VCC <5.5V<br>1.8V< VCC <5.5V | 100<br>100<br>400  | -   | -                  | ns              |
| CS Hold Time               | tcsh          | Relative<br>To SK                   |                                                       | 0                  | -   | -                  | ns              |
| DI Hold Time               | tDIH          | Relative<br>To SK                   | 4.5V< VCC <5.5V<br>2.7V< VCC <5.5V<br>1.8V< VCC <5.5V | 100<br>100<br>400  | -   | -                  | ns              |
| Output Delay to "1"        | tPD1          | AC Test                             | 4.5V< VCC <5.5V<br>2.7V< VCC <5.5V<br>1.8V< VCC <5.5V | -                  | -   | 250<br>250<br>1000 | ns              |
| Output Delay to "0"        | tPD0          | AC Test                             | 4.5V< VCC <5.5V<br>2.7V< VCC <5.5V<br>1.8V< VCC <5.5V | -                  | -   | 250<br>250<br>1000 | ns              |
| CS to Status Valid         | tsv           | AC Test                             | 4.5V< VCC <5.5V<br>2.7V< VCC <5.5V<br>1.8V< VCC <5.5V | -                  | -   | 250<br>250<br>1000 | ns              |
| CS to DO in High Impedance | tDF           | AC Test<br>CS=VIL                   | 4.5V< VCC <5.5V<br>2.7V< VCC <5.5V<br>1.8V< VCC <5.5V | -                  | -   | 100<br>100<br>400  | ns              |
| Write Cycle Time           | twp           |                                     | 1.8V< VCC <5.5V                                       | -                  | 3   | 10                 | ms              |
| 5.0V, 25°℃                 | Endurance (1) |                                     |                                                       | 1M                 | -   | -                  | Write<br>Cycles |

Note: 1. This parameter is characterized and not 100% tested.

GSC93BC46/56/66 Page: 3/8

### Instruction set for the GSC93BC46

| Instruction | CD | ОР   | Address |         | Data    |          | Comment                                                                    |  |
|-------------|----|------|---------|---------|---------|----------|----------------------------------------------------------------------------|--|
| instruction | 30 | Code | X8      | X16     | X8      | X16      | Comment                                                                    |  |
| READ        | 1  | 10   | A6 ~ A0 | A5 ~ A0 |         |          | Reads data stored at specified memory location.                            |  |
| EWEN        | 1  | 00   | 11xxxxx | 11xxxx  |         |          | Write enable command (must be issued before any erase or write operation). |  |
| ERASE       | 1  | 11   | A6 ~ A0 | A5 ~ A0 |         |          | Erases memory location An~A0                                               |  |
| WRITE       | 1  | 01   | A6 ~ A0 | A5 ~ A0 | D7 ~ D0 | D15 ~ D0 | Write to memory location An~A0                                             |  |
| ERAL        | 1  | 00   | 10xxxxx | 10xxxx  |         |          | Erases all memory locations.<br>Valid only at Vcc=4.5V to 5.5V             |  |
| WRAL        | 1  | 00   | 01xxxxx | 01xxxx  | D7 ~ D0 | D15 ~ D0 | Write all memory locations. Valid only at Vcc=4.5V to 5.5V                 |  |
| EWDS        | 1  | 00   | 00xxxxx | 00xxxx  |         |          | Disables all erase or write instructions                                   |  |

Note: The X's in the address field represent don't care values and must be clocked.

#### Instruction set for the GSC93BC56/66

| la otuvoti on | CD         | OP   | Address   |                         | Data  |        | Commont                                                                    |
|---------------|------------|------|-----------|-------------------------|-------|--------|----------------------------------------------------------------------------|
| Instruction   | <b>3</b> B | Code | X8        | X16                     | X8    | X16    | Comment                                                                    |
| READ          | 1          | 10   | A8 ~ A0   | A7 ~ A0                 |       |        | Reads data stored at specified memory location.                            |
| EWEN          | 1          | 00   | 11xxxxxxx | 11xxxxxx                |       |        | Write enable command (must be issued before any erase or write operation). |
| ERASE         | 1          | 11   | A8 ~ A0   | <b>A</b> 7 ~ <b>A</b> 0 |       |        | Erases memory location An~A0                                               |
| WRITE         | 1          | 01   | A8 ~ A0   | <b>A</b> 7 ~ <b>A</b> 0 | D7∼D0 | D15~D0 | Write to memory location An~A0                                             |
| ERAL          | 1          | 00   | 10xxxxxxx | 10xxxxxx                |       |        | Erases all memory locations. Valid only at Vcc=4.5V to 5.5V                |
| WRAL          | 1          | 00   | 01xxxxxxx | 01xxxxxx                | D7~D0 | D15~D0 | Write all memory locations. Valid only at Vcc=4.5V to 5.5V                 |
| EWDS          | 1          | 00   | 00xxxxxx  | 00xxxxxx                |       |        | Disables all erase or write instructions                                   |

Note: The X's in the address field represent don't care values and must be clocked.

# **Function Description**

The GSC93BC46/56/66 support 7 different instructions, which must be clocked serially using the CS, SK and DI pins. Before sending each of these instructions, the CS pin must be pulled high followed by a START bit (logic '1'). The next sequence includes a 2-bit Op Code and usually an 8 or 16-bit address. The next description describes the various functions in the chip.

**READ** (**READ**): The Read (READ) instruction includes the Op Code ("10") followed by the memory address location to be read. After the instruction and address is sent, the data from the memory location can be clocked out using the serial output pin DO. The data changes on the rising edge of the clock, so the falling edge can be used to strobe the output.

Note that during shifting the last address bit, the DO pin is a dummy bit (logic "0").

**ERASE/WRITE (EWEN)):** When the chip is first powered-on, no erase or write instructions can be issued. Only when the Erase/Write Enable (EWEN) instruction is sent will the system be allowed to write to the chip. The EWEN command only needs to be issued once after being powered-on. To disable the chip again, the Erase/Write Disable (EWDS) command can be used.

GSC93BC46/56/66 Page: 4/8

**ERASE (ERASE):** The Erase (ERASE) instruction clears the designated memory location to a logic '1' state. After the Op Code and address location is inputted, the chip will enter into an erase cycle. When the cycle completes, the chip will automatically enter into standby mode.

**WRITE (WRITE):** The Write (WRITE) instruction is used to write to a specific memory location. If word mode (x16) is selected, then 16 bits of data will be written into the location. If byte mode (x8) is chosen, then 8 bits of data will be written into the location. The write cycle will begin automatically after the 8 or 16 bits are shifted into the chip.

**ERASE ALL (ERAL):** The Erase All (ERAL) instruction is primarily used for testing purposes and only functions when Vcc=4.5V to 5.5V. This instruction will clear the entire memory array to '1'.

**WRITE ALL (WRAL):** The Write All (WRAL) instruction will program the entire memory array according to the 8 or 16-bit data pattern provided. The instruction will only be valid when VCC=4.5V to 5.5V.

**ERASE/WRITE DISABLE (EWDS):** The Erase/Write Disable (EWDS) instruction blocks any kind of erase or program operations from modifying the contents of the memory array. This instruction should be executed after erasing or programming to prevent accidental data loss.

Note also that the READ instruction will operate regardless of whether the chip is disabled from program and write operations.

#### Ready/Busy

To determine whether the chip has completed an erase or write operation, the CS signal can be pulled LOW for a minimum of 250ns (tcs) and then pulled back HIGH to enter Ready/Busy mode. If the chip is currently in the programming cycle, twp, then the DO pin will go low (logical "0"). When the write cycle completes, the DO pin is pulled high (logical "1") to indicate that the part can receive anther instruction. Note that the Ready/Busy polling cannot be done if the chip has already finished and returned back to standby mode.

#### **Timing Diagrams**

#### **Synchronous Data Timing**



Note (1): This is the minimum SK period.

#### **Organization Key for TIMING Diagrams**

| I/O | GSC        | GSC93BC46(1K) |                           | GSC93BC56(2K)     |            | GSC93BC66(4K) |  |
|-----|------------|---------------|---------------------------|-------------------|------------|---------------|--|
|     | X8         | X16           | X8                        | X16               | X8         | X16           |  |
| An  | <b>A</b> 6 | <b>A</b> 5    | <b>A</b> 8 <sup>(1)</sup> | A7 <sup>(2)</sup> | <b>A</b> 8 | <b>A</b> 7    |  |
| DN  | <b>D</b> 7 | <b>D</b> 15   | <b>D</b> 7                | <b>D</b> 15       | D7         | <b>D</b> 15   |  |

Note:

- 1. As is a DON'T CARE value, but the extra clock is required.
- 2. A7 is a DON'T CARE value, but the extra clock is required.

GSC93BC46/56/66 Page: 5/8

# **READ Timing**



# **EWEN Timing**



# **EWDS Timing**



# **WRITE Timing**



GSC93BC46/56/66 Page: 6/8

# WRAL Timing (1)



# **ERASE Timing**



# **ERAL Timing** (1)



GSC93BC46/56/66 Page: 7/8

**GSC93BC46 Ordering Information** 

| Ordering Code | Package | Pin Type | Operating Ranges        |
|---------------|---------|----------|-------------------------|
| GSC93BC46AI   | SOP-8   | A        | Industrial (-40 ~ +85℃) |
| GSC93BC46BI   | 30F-0   | В        |                         |

**GSC93BC56 Ordering Information** 

| Ordering Code | Package | Pin Type | Operating Ranges         |
|---------------|---------|----------|--------------------------|
| GSC93BC56AI   | SOP-8   | Α        | Industrial (-40 ~ +85°C) |
| GSC93BC56BI   | 301-0   | В        |                          |

**GSC93BC66 Ordering Information** 

| Ordering Code | Package | Pin Type | Operating Ranges         |
|---------------|---------|----------|--------------------------|
| GSC93BC66AI   | SOP-8   | A        | Industrial (-40 ~ +85°C) |
| GSC93BC66BI   | 30F-0   | В        |                          |

### **Product Ordering Information**



All rights are reserved. Reproduction in whole or in part is prohibited without the prior written approval of GTM.

GTM reserves the right to make changes to its products without notice.

GTM semiconductor products are not warranted to be suitable for use in life-support Applications, or systems.

GTM assumes no liability for any consequence of customer product design, infringement of patents, or application assistance.

### Head Office And Factory:

\* Taiwan: No. 17-1 Tatung Rd. Fu Kou Hsin-Chu Industrial Park, Hsin-Chu, Taiwan, R. O. C.

\* TEL: 886-3-597-7061 FAX: 886-3-597-9220, 597-0785

\* China: (201203) No.255, Jang-Jiang Tsai-Lueng RD., Pu-Dung-Hsin District, Shang-Hai City, China

\* TEL: 86-21-5895-7671 ~ 4 FAX: 86-21-38950165

GSC93BC46/56/66 Page: 8/8