No.2622B $\overline{L78LR05}$ 150mA, 5V 5-Pin Voltage Regulator with Reset Function ## Overview The L78LR05 is a voltage regulator IC that performs the reset signal generating function when the power supply of a microcomputer system is turned ON/OFF. The L78LR05 is convenient for battery backup system at the time of power failure. The reset threshold voltage V<sub>RT</sub> is ranked as shown below. | $V_{ m RT}$ rank | В | С | D | E | F | · G | Н | |---------------------|-----|-----|-----|-----|-----|-----|-----| | V <sub>RT</sub> (V) | 4.8 | 4.5 | 4.2 | 3.9 | 3.6 | 3.3 | 3.0 | # Applications - · Prevention of malfunction that may occur when the power supply of a microcomputer is turned ON/OFF. - · Measures taken against abnormal operations that may occur at the time of instantaneous break of power supply - · Direct battery backup for SRAM #### **Features** - · 5V, 150mA output - · Capable of generating a microcomputer reset signal - · No battery-regulator switching circuit required at the battery backup mode (Output leakage current: $2\mu$ A or less) - · An external capacitor can be used to set the reset output delay time. - · Applicable to the power supply of CMOS, NMOS microcomputers - · Especially suited for use as an on-board regulator for a microcomputer system - · Small-sized power package TP-5H permitting the equipment to be made compact - · The allowable power dissipation can be increased by being surface-mounted on the board. - · Capable of being mounted in a variety of methods because of various lead forming versions available - · On-chip protectors (overcurrent limiter, ASO protector, thermal protector) # Package Dimensions | Maximum Ratings at Ta = 25° | Ċ | | | | unit | | |-------------------------------------------|------------------------|-------------------------------------------------------------------|------------------|----------|--------------|--------| | Maximum Input Voltage | $V_{IN}$ max | | | 25 | $\mathbf{v}$ | | | Allowable Power Dissipation | | (No fin) | | 1.0 | w | | | Operating Temperature | Topr | , | -30 to | | °C | | | Storage Temperature | Tstg | • | -55 to + | | °C | | | Operating Conditions at Ma - | 0500 | | | | •, | | | Operating Conditions at Ta= | | | 7 F | | unit | | | Input Voltage | $\mathbf{v_{in}}$ | | | to 20 | V<br>mA | | | Output Current | $I_{OUT}$ | | 1 to | 1 to 150 | | | | Operating Characteristics at | $Ta = 25$ °C, $V_{IJ}$ | <sub>N</sub> =10V, I <sub>OUT</sub> =40mA,c <sub>in</sub> =1μF, c | $c_0 = 10 \mu F$ | ָ יּד | | | | | | | min | typ | max | | | Output Voltage | $V_{OUT1}$ | Tj = 25°C | 4.8 | 5.0 | 5.2 | V ' | | | $ m V_{OUT2}$ | $7V \le V_{IN} \le 20V$ , | 4.75 | | 5.25 | V | | 4 | | 1mA≦I <sub>OUT</sub> ≦70mA | | | | | | Line Regulation | $\Delta V_{o LINE1}$ | $T_{\rm j} = 25$ °C, $7V \le V_{\rm 1N} \le 20V$ | • | 6.0 | 75 | mV | | | $\Delta V_{o LINE2}$ | $Tj = 25$ °C, $8V \le V_{IN} \le 20V$ | | 3.0 | 50 | mV | | Load Regulation | $\Delta V_{o LOAD1}$ | $Tj = 25$ °C, $1mA \le I_{OUT} \le 100mA$ | A | 9.0 | 60 | mV | | : | $\Delta V_{o LOAD2}$ | $T_j = 25$ °C, $1 \text{mA} \leq I_{OUT} \leq 40 \text{mA}$ | | 3.0 | 30 | mV | | Current Dissipation | $I_{CC}$ | $Tj = 25$ °C, $I_{OUT} = 100$ mA | | 1.4 | 3.4 | | | Current Dissipation | $\Delta I_{CC LINE}$ | $8V \le V_{IN} \le 20V$ | | 0.12 | 1.5 | mA | | LVariation L | $\Delta I_{CC LOAD}$ | $1 \text{mA} \leq I_{OUT} \leq 40 \text{mA}$ | | 0.01 | 0.1 | mA | | Output Noise Voltage | $V_{NO}$ | $10$ Hz $\leq$ f $\leq$ 100kHz, $I_0$ =1mA | | 80 | | μV | | Temperature Coefficient of Output Voltage | ΔV <sub>OUT</sub> /ΔTj | $I_{OUT}=1$ mA, $Tj=25$ to $125$ °C | | ±0.5 | 7 | mV/°C | | Ripple Rejection | $R_{rej}$ | $T_j = 25^{\circ}C, f = 120Hz, 8V \le V_{IN} \le$ | 18V | 79 | | dB | | Dropout Voltage | VDROP | $T_j = 25$ °C | 101 | 1.5 | 2.2 | V | | Output Short Current | I <sub>OSC</sub> | Tj=25°C | 150 | 300 | 450 | mA | | "H"-Reset Output Voltage | V <sub>ORH</sub> | Tj = 25°C | 4.8 | 5.0 | 5.2 | V | | "L"-Reset Output Voltage | VORL | $T_j = 25$ °C, $V_{IN} = 3V$ , $I_0 = 1$ mA | 4.0 | 10 | 200 | mV | | Reset Threshold Voltage | V <sub>RT</sub> | $\begin{bmatrix} \mathbf{a} \\ \mathbf{b} \end{bmatrix}$ | 4.60 | 4.8 | 4.95 | V | | | - 101 | $\tilde{\mathbf{c}}$ | 4.30 | 4.5 | 4.65 | v<br>V | | | | $\mathbf{D}$ | 4.00 | 4.2 | 4.35 | V | | | | E Tj=25°C | 3.70 | 3.9 | 4.05 | v<br>V | | | | F 1,-20 0 | 3.40 | 3.6 | 3.75 | V. | | | | $\hat{\mathbf{G}}$ | 3.10 | 3.3 | | | | | | н | 2.80 | | 3.45 | V | | [Reset Threshold | $V_{RTH}$ | <b>"</b> " | | 3.0 | 3.15 | V | | Hysteresis Voltage | | | 50 | 100 | 200 | mV | | Reset Output Delay Time | $t_d$ | $c_d = 0.1 \mu F$ | 7.5 | 10 | 12.5 | msec | | Output Pin Leakage Current | lo LEAK | $V_{IN}=0$ , $V_o=6V$ | - | 0.001 | 2 | μA | | Reset Output Pin<br>Leakage Current | IORLEAK | $V_{IN}=0$ , $V_{OR}=6V$ | | 0.001 | 2 | μA | # Equivalent Circuit Block Diagram Note 1: When the capacitance of Cd is large, the capacitor may not discharge completely, causing $t_d$ to be made shorter than a set value. If this is a problem, either connect a high speed diode (DS442) between pin2 (anode side) and pin5 (cathode side) or ensure an adequate discharge time by using values for capacitors Cin and Cd such that Cin > Cd. Note 2: If a pull-up resistor is connected to the reset output pin externally, it is possible to cause a sink current up to 4mA to flow. Sample Application Circuit 2 (Direct battery backup) Since the leakage current at the output pin (pin5) of the L78LR05 is so low as 2µA or less, a backup circuit can be implemented by connecting an electric double layer capacitor (super capacitor: NEC, gold capacitor: Matsushita Electric) or a Ni Cd battery direct to the output pin. Since a reverse blocking diode, which has been so far connected to the output pin, is not required, a regulated power-supply voltage can be supplied to a load during the steady-state operation, without voltage drop caused by the diode and effects of temperature characteristics, current characteristics of the diode. No battery-regulator switching circuit is required at the battery backup start mode. Note 3: The capacitance of reset output signal delay capacitor $C_d$ must exceed that of input capacitor $C_{in}$ . If the capacitance of $C_d$ is small, a reset pulse signal may be generated once when the main power source is turned off (at the battery backup start mode). ### Allowable Power Dissipation The allowable power dissipation is 1.0W (Ta=25°C) with no fin attached. When the L78LR05 is surface-mounted on a hybrid IC board or printed circuit board, a high allowable power dissipation can be obtained, though it is placed in a small-sized package. Shown below is the relationship between the Cu-foiled area and the allowable power dissipation when the L78LR05 is surface-mounted on a glass epoxy board $(50 \times 50 \times 0.8 \text{mm}^3)$ . \* The measured values of Pd represent the values measured when solder on the Cu-foiled area is all wet. ### Lead Formings - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.