



Sample &

Buy







SN54HC595, SN74HC595

SCLS0411-DECEMBER 1982-REVISED SEPTEMBER 2015

# SNx4HC595 8-Bit Shift Registers With 3-State Output Registers

#### 1 Features

- 8-Bit Serial-In, Parallel-Out Shift
- Wide Operating Voltage Range of 2 V to 6 V
- High-Current 3-State Outputs Can Drive Up to 15 LSTTL Loads
- Low Power Consumption: 80-µA (Maximum) I<sub>CC</sub>
- t<sub>pd</sub> = 13 ns (Typical)
- ±6-mA Output Drive at 5 V
- Low Input Current: 1 µA (Maximum)
- Shift Register Has Direct Clear
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

#### Applications 2

- **Network Switches**
- **Power Infrastructure**
- LED Displays
- Servers

# 3 Description

The SNx4HC595 devices contain an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel 3state outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and serial outputs for cascading. When the output-enable (OE) input is high, the outputs are in the high-impedance state.

| Device | Inform | ation <sup>(1)</sup> |
|--------|--------|----------------------|
|--------|--------|----------------------|

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |
|-------------|------------|--------------------|
| SN54HC595   | LCCC (20)  | 8.89 mm x 8.89 mm  |
| 5103400395  | CDIP (16)  | 21.34 mm x 6.92 mm |
|             | PDIP (16)  | 19.31 mm × 6.35 mm |
|             | SOIC (16)  | 9.90 mm x 3.90 mm  |
| SN74HC595   | SOIC (16)  | 10.30 mm x 7.50 mm |
|             | SSOP (16)  | 6.20 mm x 5.30 mm  |
|             | TSSOP (16) | 5.00 mm x 4.40 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



### Logic Diagram (Positive Logic)



2

# **Table of Contents**

| Features 1                           | 9.2 Functional Block Diagram 12         |
|--------------------------------------|-----------------------------------------|
| Applications 1                       | 9.3 Feature Description 13              |
| Description1                         | 9.4 Device Functional Modes 13          |
| Revision History                     | Application and Implementation 14       |
| Device Comparison Table              | 10.1 Application Information 14         |
| Pin Configuration and Functions 4    | 10.2 Typical Application 14             |
| Specifications                       | Power Supply Recommendations 16         |
| 7.1 Absolute Maximum Ratings         | Layout 16                               |
| 7.2 ESD Ratings                      | 12.1 Layout Guidelines 16               |
| 7.3 Recommended Operating Conditions | 12.2 Layout Example 16                  |
| 7.4 Thermal Information              | Device and Documentation Support 17     |
| 7.5 Electrical Characteristics       | 13.1 Documentation Support 17           |
| 7.6 Timing Requirements 7            | 13.2 Related Links 17                   |
| 7.7 Switching Characteristics        | 13.3 Community Resources 17             |
| 7.8 Operating Characteristics        | 13.4 Trademarks 17                      |
| 7.9 Typical Characteristics 10       | 13.5 Electrostatic Discharge Caution 17 |
| Parameter Measurement Information 11 | 13.6 Glossary 17                        |
| Detailed Description 12 14           | Mechanical, Packaging, and Orderable    |
| 9.1 Overview 12                      | Information 17                          |

### 4 Revision History

1

2

3

4

5

6

7

8

9

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision H (November 2009) to Revision I

| • | Added Applications section, Device Information table, Pin Configuration and Functions section, ESD Ratings table, |   |
|---|-------------------------------------------------------------------------------------------------------------------|---|
|   | Thermal Information table, Feature Description section, Device Functional Modes, Application and Implementation   |   |
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and      |   |
|   | Mechanical, Packaging, and Orderable Information section                                                          | 1 |
| • | Deleted Ordering Information table.                                                                               | 1 |
| • | Added Military Disclaimer to Features list.                                                                       | 1 |

Product Folder Links: SN54HC595 SN74HC595

Copyright © 1982-2015, Texas Instruments Incorporated



Page



# 5 Device Comparison Table

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |
|-------------|------------|--------------------|
| SN54HC595FK | LCCC (20)  | 8.89 mm x 8.89 mm  |
| SN54HC595J  | CDIP (16)  | 21.34 mm x 6.92 mm |
| SN74HC595N  | PDIP (16)  | 19.31 mm × 6.35 mm |
| SN74HC595D  | SOIC (16)  | 9.90 mm x 3.90 mm  |
| SN74HC595DW | SOIC (16)  | 10.30 mm x 7.50 mm |
| SN74HC595DB | SSOP (16)  | 6.20 mm x 5.30 mm  |
| SN74HC595PW | TSSOP (16) | 5.00 mm x 4.40 mm  |

## 6 Pin Configuration and Functions







#### Pin Functions

| PIN             |                                                  |      |     |                         |  |  |  |  |  |
|-----------------|--------------------------------------------------|------|-----|-------------------------|--|--|--|--|--|
| NAME            | SOIC,<br>PDIP, SO,<br>CDIP,<br>SSOP, or<br>TSSOP | LCCC | I/O | DESCRIPTION             |  |  |  |  |  |
| GND             | 8                                                | 10   | _   | Ground Pin              |  |  |  |  |  |
| OE              | 13                                               | 17   | Ι   | Output Enable           |  |  |  |  |  |
| Q <sub>A</sub>  | 15                                               | 19   | 0   | Q <sub>A</sub> Output   |  |  |  |  |  |
| Q <sub>B</sub>  | 1                                                | 2    | 0   | Q <sub>B</sub> Output   |  |  |  |  |  |
| Q <sub>C</sub>  | 2                                                | 3    | 0   | Q <sub>C</sub> Output   |  |  |  |  |  |
| Q <sub>D</sub>  | 3                                                | 4    | 0   | Q <sub>D</sub> Output   |  |  |  |  |  |
| Q <sub>E</sub>  | 4                                                | 5    | 0   | Q <sub>E</sub> Output   |  |  |  |  |  |
| Q <sub>F</sub>  | 5                                                | 7    | 0   | Q <sub>F</sub> Output   |  |  |  |  |  |
| Q <sub>G</sub>  | 6                                                | 8    | 0   | Q <sub>G</sub> Output   |  |  |  |  |  |
| Q <sub>H</sub>  | 7                                                | 9    | 0   | Q <sub>H</sub> Output   |  |  |  |  |  |
| Q <sub>H'</sub> | 9                                                | 12   | 0   | Q <sub>H</sub> ' Output |  |  |  |  |  |
| RCLK            | 12                                               | 14   | Ι   | RCLK Input              |  |  |  |  |  |
| SER             | 14                                               | 18   | Ι   | SER Input               |  |  |  |  |  |
| SRCLK           | 11                                               | 14   | Ι   | SRCLK Input             |  |  |  |  |  |
| SRCLR           | 10                                               | 13   | I   | SRCLR Input             |  |  |  |  |  |
|                 |                                                  | 1    |     |                         |  |  |  |  |  |
| NC              |                                                  | 16   |     | No Connection           |  |  |  |  |  |
|                 |                                                  | 11   | _   |                         |  |  |  |  |  |
|                 |                                                  | 16   |     |                         |  |  |  |  |  |
| V <sub>CC</sub> | —                                                | 20   |     | Power Pin               |  |  |  |  |  |

Copyright © 1982–2015, Texas Instruments Incorporated



### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                   |                                        | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|----------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                    |                                        | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                | $V_{I} < 0 \text{ or } V_{I} > V_{CC}$ |      | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>               | $V_O < 0$ or $V_O > V_{CC}$            |      | ±20 | mA   |
| lo               | Continuous output current                         | $V_{O} = 0$ to $V_{CC}$                |      | ±35 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                        |      | ±70 | mA   |
| TJ               | Junction temperature                              |                                        |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                               |                                        | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 7.2 ESD Ratings

|                    |                         |                                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>       | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101, all $pins^{(2)}$ | 1000  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                                   |                       | SN   | SN54HC595 |          | SN   | 174HC59 | 5        | UNIT |
|-----------------|---------------------------------------------------|-----------------------|------|-----------|----------|------|---------|----------|------|
|                 |                                                   |                       | MIN  | NOM       | MAX      | MIN  | NOM     | MAX      | UNIT |
| $V_{CC}$        | Supply voltage                                    |                       | 2    | 5         | 6        | 2    | 5       | 6        | V    |
|                 |                                                   | $V_{CC} = 2 V$        | 1.5  |           |          | 1.5  |         |          |      |
| V <sub>IH</sub> | High-level input voltage                          | $V_{CC} = 4.5 V$      | 3.15 |           |          | 3.15 |         |          | V    |
|                 |                                                   | $V_{CC} = 6 V$        | 4.2  |           |          | 4.2  |         |          |      |
|                 | Low-level input voltage                           | $V_{CC} = 2 V$        |      |           | 0.5      |      |         | 0.5      |      |
| $V_{IL}$        |                                                   | $V_{CC} = 4.5 V$      |      |           | 1.35     |      |         | 1.35     | V    |
|                 |                                                   | $V_{CC} = 6 V$        |      |           | 1.8      |      |         | 1.8      |      |
| VI              | Input voltage                                     |                       | 0    |           | $V_{CC}$ | 0    |         | $V_{CC}$ | V    |
| Vo              | Output voltage                                    |                       | 0    |           | $V_{CC}$ | 0    |         | $V_{CC}$ | V    |
|                 |                                                   | $V_{CC} = 2 V$        |      |           | 1000     |      |         | 1000     |      |
| Δt/Δv           | Input transition rise or fall time <sup>(2)</sup> | $V_{CC} = 4.5 V$      |      |           | 500      |      |         | 500      | ns   |
|                 |                                                   | V <sub>CC</sub> = 6 V |      |           | 400      |      |         | 400      |      |
| T <sub>A</sub>  | Operating free-air temperature                    |                       | -55  |           | 125      | -40  |         | 85       | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

(2) If this device is used in the threshold region (from  $V_{IL}max = 0.5 V$  to  $V_{IH}min = 1.5 V$ ), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at  $t_t = 1000$  ns and  $V_{CC} = 2 V$  does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes.

#### SN54HC595, SN74HC595

SCLS0411-DECEMBER 1982-REVISED SEPTEMBER 2015



www.ti.com

#### 7.4 Thermal Information

|                               |                                        |          |                             | SN74AH  | ICT595                |         |         |      |
|-------------------------------|----------------------------------------|----------|-----------------------------|---------|-----------------------|---------|---------|------|
| THERMAL METRIC <sup>(1)</sup> |                                        | D (SOIC) | D (SOIC) DB (SOIC) N (PDIP) |         | NS (SO) PW<br>(TSSOP) |         | UNIT    |      |
|                               |                                        | 16 PINS  | 16 PINS                     | 16 PINS | 16 PINS               | 16 PINS | 16 PINS |      |
| $R_{\theta J A}$              | Junction-to-ambient thermal resistance | 73       | 82                          | 57      | 67                    | 64      | 108     | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED       | TEST CONDITIONS                           |                                               | v             | Т    | <sub>A</sub> = 25°C |       | SN54H | C595  | SN74H0 | C595  | LINUT |  |
|-----------------|-------------------------------------------|-----------------------------------------------|---------------|------|---------------------|-------|-------|-------|--------|-------|-------|--|
| PARAMETER       | IE                                        | V <sub>cc</sub>                               | MIN           | TYP  | MAX                 | MIN   | MAX   | MIN   | MAX    | UNIT  |       |  |
|                 |                                           |                                               | 2 V           | 1.9  | 1.998               |       | 1.9   |       | 1.9    |       |       |  |
|                 |                                           | I <sub>OH</sub> = -20 μA                      | 4.5 V         | 4.4  | 4.499               |       | 4.4   |       | 4.4    |       |       |  |
|                 |                                           |                                               | 6 V           | 5.9  | 5.999               |       | 5.9   |       | 5.9    |       |       |  |
| V <sub>OH</sub> | $V_{I} = V_{IH} \text{ or } V_{IL}$       | $Q_{H'}$ , $I_{OH} = -4 \text{ mA}$           | 4.5 V         | 3.98 | 4.3                 |       | 3.7   |       | 3.84   |       | V     |  |
|                 |                                           | $Q_A - Q_H$ , $I_{OH} = -6 \text{ mA}$        | 4.5 V         | 3.98 | 4.3                 |       | 3.7   |       | 3.84   |       |       |  |
|                 |                                           | Q <sub>H'</sub> , I <sub>OH</sub> = −5.2 mA   | 6 V           | 5.48 | 5.8                 |       | 5.2   |       | 5.34   |       |       |  |
|                 |                                           | $Q_A - Q_H$ , $I_{OH} = -7.8$ mA              | οv            | 5.48 | 5.8                 |       | 5.2   |       | 5.34   |       |       |  |
|                 | $V_{I} = V_{IH}$ or $V_{IL}$              |                                               |               | 2 V  |                     | 0.002 | 0.1   |       | 0.1    |       | 0.1   |  |
|                 |                                           | I <sub>OL</sub> = 20 μA                       | 4.5 V         |      | 0.001               | 0.1   |       | 0.1   |        | 0.1   |       |  |
|                 |                                           |                                               | 6 V           |      | 0.001               | 0.1   |       | 0.1   |        | 0.1   |       |  |
| V <sub>OL</sub> |                                           | $Q_{H'}, I_{OL} = 4 \text{ mA}$               | 45.14         |      | 0.17                | 0.26  |       | 0.4   |        | 0.33  | V     |  |
|                 |                                           | $Q_A - Q_H$ , $I_{OL} = 6 \text{ mA}$         | 4.5 V         |      | 0.17                | 0.26  |       | 0.4   |        | 0.33  |       |  |
|                 |                                           | $Q_{H'}$ , $I_{OL}$ = 5.2 mA                  | - 6 V         |      | 0.15                | 0.26  |       | 0.4   |        | 0.33  | +     |  |
|                 |                                           | $Q_A - Q_H$ , $I_{OL} = 7.8 \text{ mA}$       | 0 0           |      | 0.15                | 0.26  |       | 0.4   |        | 0.33  |       |  |
| l <sub>l</sub>  | $V_{I} = V_{CC} \text{ or } 0$            |                                               | 6 V           |      | ±0.1                | ±100  |       | ±1000 |        | ±1000 | nA    |  |
| I <sub>OZ</sub> | $V_{O} = V_{CC} \text{ or } 0, Q_{A}$     | $V_{O} = V_{CC} \text{ or } 0, Q_{A} - Q_{H}$ |               |      | ±0.01               | ±0.5  |       | ±10   |        | ±5    | μA    |  |
| I <sub>CC</sub> | $V_{I} = V_{CC} \text{ or } 0, I_{O} = 0$ |                                               | 6 V           |      |                     | 8     |       | 160   |        | 80    | μA    |  |
| Ci              |                                           |                                               | 2 V to<br>6 V |      | 3                   | 10    |       | 10    |        | 10    | pF    |  |

Copyright © 1982–2015, Texas Instruments Incorporated



#### 7.6 Timing Requirements

over operating free-air temperature range (unless otherwise noted)

|                    |                 |                                                      | T <sub>A</sub> = 25°C |     | 25°C | SN54H | C595 | SN74H | C595 |      |
|--------------------|-----------------|------------------------------------------------------|-----------------------|-----|------|-------|------|-------|------|------|
|                    |                 |                                                      | V <sub>cc</sub>       | MIN | MAX  | MIN   | MAX  | MIN   | MAX  | UNIT |
|                    |                 |                                                      | 2 V                   |     | 6    |       | 4.2  |       | 5    |      |
| f <sub>clock</sub> | Clock frequency | ,                                                    | 4.5 V                 |     | 31   |       | 21   |       | 25   | MHz  |
|                    |                 |                                                      | 6 V                   |     | 36   |       | 25   |       | 29   |      |
|                    |                 |                                                      | 2 V                   | 80  |      | 120   |      | 100   |      |      |
|                    |                 | SRCLK or RCLK high or low                            | 4.5 V                 | 16  |      | 24    |      | 20    |      |      |
|                    | Pulse duration  |                                                      | 6 V                   | 14  |      | 20    |      | 17    |      |      |
| t <sub>w</sub>     | Pulse duration  |                                                      | 2 V                   | 80  |      | 120   |      | 100   |      | ns   |
|                    |                 | SRCLR low                                            | 4.5 V                 | 16  |      | 24    |      | 20    |      |      |
|                    |                 |                                                      | 6 V                   | 14  |      | 20    |      | 17    |      |      |
|                    |                 | SER before SRCLK↑ SRCLK↑ before RCLK↑ <sup>(1)</sup> | 2 V                   | 100 |      | 150   |      | 125   |      |      |
|                    |                 |                                                      | 4.5 V                 | 20  |      | 30    |      | 25    |      |      |
|                    |                 |                                                      | 6 V                   | 17  |      | 25    |      | 21    |      |      |
|                    |                 |                                                      | 2 V                   | 75  |      | 113   |      | 94    |      |      |
|                    |                 |                                                      | 4.5 V                 | 15  |      | 23    |      | 19    |      |      |
|                    | Cat up time     |                                                      | 6 V                   | 13  |      | 19    |      | 16    |      |      |
| t <sub>su</sub>    | Set-up time     |                                                      | 2 V                   | 50  |      | 75    |      | 65    |      | ns   |
|                    |                 | SRCLR low before RCLK↑                               | 4.5 V                 | 10  |      | 15    |      | 13    |      |      |
|                    |                 |                                                      | 6 V                   | 9   |      | 13    |      | 11    |      |      |
|                    |                 |                                                      | 2 V                   | 50  |      | 75    |      | 60    |      |      |
|                    |                 | SRCLR high (inactive) before SRCLK↑                  | 4.5 V                 | 10  |      | 15    |      | 12    |      |      |
|                    |                 |                                                      | 6 V                   | 9   |      | 13    |      | 11    |      |      |
|                    |                 |                                                      | 2 V                   | 0   |      | 0     |      | 0     |      |      |
| t <sub>h</sub>     | Hold time, SER  | after SRCLK↑                                         | 4.5 V                 | 0   |      | 0     |      | 0     |      | ns   |
|                    |                 |                                                      |                       | 0   |      | 0     |      | 0     |      |      |

(1) This set-up time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

SN54HC595, SN74HC595



SCLS041I-DECEMBER 1982-REVISED SEPTEMBER 2015

www.ti.com

| SRCLK            | mmmmmm |
|------------------|--------|
| SER              |        |
| RCLK             |        |
| SRCLR            |        |
| ŌE               |        |
| QA               |        |
| QB               |        |
| QC               |        |
| QD               |        |
| QE               |        |
| QF               |        |
| QG               |        |
| Q <sub>H</sub>   |        |
| Q <sub>H</sub> , |        |

NOTE: XXXXXXX implies that the output is in 3-State mode.

Figure 1. Timing Diagram

Copyright © 1982–2015, Texas Instruments Incorporated



# 7.7 Switching Characteristics

Over recommended operating free-air temperature range.

| PARAMETER        | FROM    | то              | LOAD        | V.              | TA  | = 25°0 | 0   | SN54H | C595 | SN74H | C595 | UNIT |
|------------------|---------|-----------------|-------------|-----------------|-----|--------|-----|-------|------|-------|------|------|
| FARAIVIETER      | (INPUT) | (OUTPUT)        | CAPACITANCE | V <sub>cc</sub> | MIN | TYP    | MAX | MIN   | MAX  | MIN   | MAX  |      |
|                  |         |                 |             | 2 V             | 6   | 26     |     | 4.2   |      | 5     |      |      |
| f <sub>max</sub> |         |                 | 50 pF       | 4.5 V           | 31  | 38     |     | 21    |      | 25    | M    | MHz  |
|                  |         |                 |             | 6 V             | 36  | 42     |     | 25    |      | 29    |      |      |
|                  |         |                 |             | 2 V             |     | 50     | 160 |       | 240  |       | 200  |      |
|                  | SRCLK   | Q <sub>H'</sub> | 50 pF       | 4.5 V           |     | 17     | 32  |       | 48   |       | 40   |      |
|                  |         |                 |             | 6 V             |     | 14     | 27  |       | 41   |       | 34   |      |
| t <sub>pd</sub>  |         |                 |             | 2 V             |     | 50     | 150 |       | 225  |       | 187  | ns   |
|                  | RCLK    | $Q_A - Q_H$     | 50 pF       | 4.5 V           |     | 17     | 30  |       | 45   |       | 37   |      |
|                  |         |                 |             | 6 V             |     | 14     | 26  |       | 38   |       | 32   |      |
|                  |         |                 |             | 2 V             |     | 51     | 175 |       | 261  |       | 219  |      |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H'</sub> | 50 pF       | 4.5 V           |     | 18     | 35  |       | 52   |       | 44   | ns   |
|                  |         |                 |             | 6 V             |     | 15     | 30  |       | 44   |       | 37   |      |
|                  |         |                 |             | 2 V             |     | 40     | 150 |       | 255  |       | 187  |      |
| t <sub>en</sub>  | OE      | $Q_A - Q_H$     | 50 pF       | 4.5 V           |     | 15     | 30  |       | 45   |       | 37   | ns   |
| -                |         |                 |             | 6 V             |     | 13     | 26  |       | 38   |       | 32   |      |
|                  |         |                 |             | 2 V             |     | 42     | 200 |       | 300  |       | 250  |      |
| t <sub>dis</sub> | OE      | $Q_A - Q_H$     | 50 pF       | 4.5 V           |     | 23     | 40  |       | 60   |       | 50   | ns   |
|                  |         |                 |             | 6 V             |     | 20     | 34  |       | 51   |       | 43   |      |
|                  |         |                 |             | 2 V             |     | 28     | 60  |       | 90   |       | 75   |      |
|                  |         | $Q_A - Q_H$     | 50 pF       | 4.5 V           |     | 8      | 12  |       | 18   |       | 15   |      |
|                  |         | -74 -11         |             | 6 V             |     | 6      | 10  |       | 15   |       | 13   | - ns |
| t <sub>t</sub>   |         |                 |             | 2 V             |     | 28     | 75  |       | 110  |       | 95   |      |
|                  |         | Q <sub>H'</sub> | 50 pF       | 4.5 V           |     | 8      | 15  |       | 22   |       | 19   |      |
|                  |         |                 |             | 6 V             |     | 6      | 13  |       | 19   |       | 16   |      |
|                  |         |                 |             | 2 V             |     | 60     | 200 |       | 300  |       | 250  |      |
| t <sub>pd</sub>  | RCLK    | $Q_A - Q_H$     | 150 pf      | 4.5 V           |     | 22     | 40  |       | 60   |       | 50   | ns   |
| F -              |         |                 |             | 6 V             |     | 19     | 34  |       | 51   |       | 43   |      |
|                  |         |                 |             | 2 V             |     | 70     | 200 |       | 298  |       | 250  |      |
| t <sub>en</sub>  | OE      | $Q_A - Q_H$     | 150 pf      | 4.5 V           |     | 23     | 40  |       | 60   |       | 50   |      |
|                  |         |                 |             | 6 V             |     | 19     | 34  |       | 51   |       | 43   |      |
|                  |         |                 |             | 2 V             |     | 45     | 210 |       | 315  |       | 265  |      |
| t <sub>t</sub>   |         | $Q_A - Q_H$     | 150 pf      | 4.5 V           |     | 17     | 42  |       | 63   |       |      | ns   |
|                  |         |                 |             | 6 V             |     | 13     | 36  |       | 53   |       | 45   | 113  |

### 7.8 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load         | 400 | pF   |

SN54HC595, SN74HC595

SCLS0411-DECEMBER 1982-REVISED SEPTEMBER 2015



www.ti.com

### 7.9 Typical Characteristics



Copyright © 1982–2015, Texas Instruments Incorporated



#### SN54HC595, SN74HC595 SCLS041I – DECEMBER 1982–REVISED SEPTEMBER 2015

#### 8 Parameter Measurement Information



- Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following
- characteristics: PRR  $\leq$  1 MHz, Z<sub>Q</sub> = 50 Ω, t<sub>f</sub> = 6 ns, t<sub>f</sub> = 6 ns.
- D. For clock inputs, f<sub>max</sub> is measured when the input duty cycle is 50%.
- E. The outputs are measured one at a time, with one input transition per measurement.
- F.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- H.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

#### Figure 3. Load Circuit and Voltage Waveforms

#### Detailed Description 9

### 9.1 Overview

The SNx4HC595 is part of the HC family of logic devices intended for CMOS applications. The SNx4HC595 is an 8-bit shift register that feeds an 8-bit D-type storage register.

Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, the shift register always is one clock pulse ahead of the storage register.

### 9.2 Functional Block Diagram





Copyright © 1982-2015, Texas Instruments Incorporated





#### 9.3 Feature Description

The SNx4HC595 devices are 8-bit Serial-In, Parallel-Out Shift Registers. They have a wide operating current of 2 V to 6 V, and the high-current 3-state outputs can drive up to 15 LSTTL Loads. The devices have a low power consumption of 80- $\mu$ A (Maximum) I<sub>CC</sub>. Additionally, the devices have a low input current of 1  $\mu$ A (Maximum) and a ±6-mA Output Drive at 5 V.

#### 9.4 Device Functional Modes

Table 1 lists the functional modes of the SNx4HC595 devices.

|     |       | INPUTS |      |    | FUNCTION                                                                                                     |
|-----|-------|--------|------|----|--------------------------------------------------------------------------------------------------------------|
| SER | SRCLK | SRCLR  | RCLK | OE | FONCTION                                                                                                     |
| Х   | Х     | Х      | Х    | Н  | Outputs $Q_A - Q_H$ are disabled.                                                                            |
| Х   | Х     | Х      | Х    | L  | Outputs $Q_A - Q_H$ are enabled.                                                                             |
| Х   | Х     | L      | Х    | Х  | Shift register is cleared.                                                                                   |
| L   | Ť     | Н      | Х    | Х  | First stage of the shift register goes low.<br>Other stages store the data of previous stage, respectively.  |
| Н   | Ť     | Н      | Х    | Х  | First stage of the shift register goes high.<br>Other stages store the data of previous stage, respectively. |
| Х   | Х     | Х      | ¢    | Х  | Shift-register data is stored in the storage register.                                                       |

#### **Table 1. Function Table**

### **10** Application and Implementation

### **10.1** Application Information

The SNx4HC595 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs.

### **10.2 Typical Application**



Figure 5. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- Recommended input conditions
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid  $V_{CC}$
- Recommend output conditions
  - Load currents should not exceed 35 mA per output and 70 mA total for the part
  - Outputs should not be pulled above  $V_{CC}$



## **Typical Application (continued)**

## 10.2.3 Application Curves





### **11 Power Supply Recommendations**

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 µf is recommended; if there are multiple  $V_{CC}$  pins, then 0.01 µf or 0.022 µf is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 µf and a 1 µf are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

### 12 Layout

#### 12.1 Layout Guidelines

When using multiple-bit logic devices, inputs should never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 7 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the output section of the part when asserted. This will not disable the input section of the I/Os, so they cannot float when disabled.

#### 12.2 Layout Example



Figure 7. Layout Diagram



### **13** Device and Documentation Support

#### **13.1 Documentation Support**

#### 13.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|-----------|----------------|--------------|------------------------|---------------------|------------------------|
| SN54HC595 | Click here     | Click here   | Click here             | Click here          | Click here             |
| SN74HC595 | Click here     | Click here   | Click here             | Click here          | Click here             |

#### Table 2. Related Links

### 13.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.



6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)                | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------------------------|---------|
| 5962-86816012A   | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>86816012A<br>SNJ54HC<br>595FK | Samples |
| 5962-8681601EA   | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8681601EA<br>SNJ54HC595J          | Samples |
| 5962-8681601VEA  | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8681601VE<br>A<br>SNV54HC595J     | Samples |
| 5962-8681601VFA  | ACTIVE | CFP          | W                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8681601VF<br>A<br>SNV54HC595W     | Samples |
| SN54HC595J       | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54HC595J                             | Samples |
| SN74HC595D       | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DBR     | ACTIVE | SSOP         | DB                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DBRE4   | ACTIVE | SSOP         | DB                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DBRG4   | ACTIVE | SSOP         | DB                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DE4     | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DG4     | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DR      | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DRE4    | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DRG3    | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DRG4    | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |



# PACKAGE OPTION ADDENDUM

6-Feb-2020

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                         | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)                                  |         |
| SN74HC595DT      | ACTIVE | SOIC         | D       | 16   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DW      | ACTIVE | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DWR     | ACTIVE | SOIC         | DW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DWRE4   | ACTIVE | SOIC         | DW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595DWRG4   | ACTIVE | SOIC         | DW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595N       | ACTIVE | PDIP         | N       | 16   | 25      | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | N / A for Pkg Type | -40 to 85    | SN74HC595N                             | Samples |
| SN74HC595NE4     | ACTIVE | PDIP         | N       | 16   | 25      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | -40 to 85    | SN74HC595N                             | Samples |
| SN74HC595NSR     | ACTIVE | SO           | NS      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595PW      | ACTIVE | TSSOP        | PW      | 16   | 90      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595PWR     | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595PWRE4   | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SN74HC595PWRG4   | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | HC595                                  | Samples |
| SNJ54HC595FK     | ACTIVE | LCCC         | FK      | 20   | 1       | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>86816012A<br>SNJ54HC<br>595FK | Samples |
| SNJ54HC595J      | ACTIVE | CDIP         | J       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8681601EA<br>SNJ54HC595J          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



6-Feb-2020

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54HC595, SN54HC595-SP, SN74HC595 :

- Catalog: SN74HC595, SN54HC595
- Enhanced Product: SN74HC595-EP, SN74HC595-EP
- Military: SN54HC595
- Space: SN54HC595-SP

#### NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product





6-Feb-2020

- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HC595DR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.8                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC595DR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC595DR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC595DRG3  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.8                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC595DRG4  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC595DRG4  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC595DWR   | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| SN74HC595DWRG4 | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| SN74HC595PWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC595PWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC595PWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Apr-2020



| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74HC595DR    | SOIC         | D               | 16   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74HC595DR    | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC595DR    | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74HC595DRG3  | SOIC         | D               | 16   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74HC595DRG4  | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC595DRG4  | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74HC595DWR   | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN74HC595DWRG4 | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN74HC595PWR   | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74HC595PWR   | TSSOP        | PW              | 16   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74HC595PWRG4 | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# **DW 16**

# **GENERIC PACKAGE VIEW**

## SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT

7.5 x 10.3, 1.27 mm pitch

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DW0016A**



# **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



# DW0016A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0016A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



W (R-GDFP-F16)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP2-F16



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated