# **TDA1670A** # VERTICAL DEFLECTION CIRCUIT ADVANCE DATA The functions incorporated are: - SYNCHRONIZATION CIRCUIT - PRECISION OSCILLATOR AND RAMP GENERATOR - POWER OUTPUT AMPLIFIER WITH HIGH CURRENT CAPABILITY - FLYBACK GENERATOR - VOLTAGE REGULATOR - PRECISION BLANKING PULSE GENERATOR - THERMAL SHUT DOWN PROTECTION - CRT SCREEN PROTECTION CIRCUIT WHICH BLANKS THE BEAM CURRENT IN THE EVENT OF LOSS OF VERTICAL DEFLECTION CUR-RENT #### DESCRIPTION The TDA 1670A is a monolithic integrated circuit in 15-lead Multiwatt ® package. It is a full performance and very efficient vertical deflection circuit intended for direct drive of the yoke of 110° colour TV picture tubes. It offers a wide range of applications also in portable CTVs, BW TVs, monitors and displays. #### **CONNECTION DIAGRAM** (top view) #### **BLOCK DIAGRAM** ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-----------------------------------|-------------------------------------------------------------------------------|------------------------|------| | Vs | Supply Voltage at Pin 14 | 35 | V | | $V_1, V_2$ | Flyback Peak Voltage | 60 | V | | V <sub>5</sub> | Sync. Input Voltage | 20 | V | | V <sub>11</sub> , V <sub>12</sub> | Power Amplifier Input Voltage | V <sub>s</sub><br>- 10 | V | | V <sub>13</sub> | Voltage at Pin 13 | V <sub>s</sub> | | | Io | Output Current (non repetitive) at t = 2 msec | 3 | Α | | l <sub>o</sub> | Output Peak Current at f = 50 Hz t > 10 μsec | 2 | Α | | I <sub>o</sub> | Output Peak Current at f = 50 Hz t ≤ 10 μsec | 3.5 | Α | | 115 | Pin 15 Peak to Peak Flyback Current at f = 50 Hz, t <sub>fly</sub> ≤ 1.5 msec | 3 | Α | | l <sub>15</sub> | Pin 15 DC Current at V <sub>1</sub> < V <sub>14</sub> | 100 | mA | | P <sub>tot</sub> | Maximum Power Dissipation at T <sub>case</sub> ≤ 60 °C | 30 | w | | $T_{stg}, T_j$ | Storage and Junction Temperature | - 40 to 150 | °C | ## THERMAL DATA | 7. | | Resistance Junction-case<br>Resistance Junction-ambient | Max<br>Max | 3<br>40 | °C/W | |----|--|---------------------------------------------------------|------------|---------|------| |----|--|---------------------------------------------------------|------------|---------|------| # SCHEMATIC DIAGRAM # **ELECTRICAL CHARACTERISTICS** ( $V_s = 35 \text{ V}$ , $T_{amb} = 25 ^{\circ} \text{ C}$ , unless otherwise specified) # DC CHARACTERISTICS | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | Fig. | |---------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------|------|------|------|------|------| | 12 | Pin 2 Quiescent Current | l <sub>1</sub> = 0 | | 16 | 36 | mA | 1b | | - l <sub>9</sub> | Ramp Generator Bias Current | $V_9 = 0$ | | 0.02 | 1 | μΑ | 1b | | - I <sub>9</sub> | Ramp Generator Current | $V_9 = 0$ ; $-I_7 = 20 \mu A$ | 18.5 | 20 | 21.5 | μΑ | 1b | | $\left \frac{\Delta l_9}{l_9}\right $ | Ramp Generator Non-linearity | $\Delta V_9 = 0 \text{ to } 15 \text{ V}$ $I_7 = 20 \mu A$ | | 0.2 | 1 | % | 1b | | I <sub>14</sub> | Pin 14 Quiescent Current | | | 25 | 45 | mA | 1b | | V <sub>1</sub> | Quiescent Output Voltage | $V_S = 35 \text{ V}$ ; $R_a = 2.2 \text{ K}\Omega$<br>$R_b = 1 \text{ K}\Omega$ | 16.4 | 17.8 | 19.5 | V | | | | | $V_s = 15 \text{ V}$ ; $R_a = 390 \Omega$<br>$R_b = 1 \text{ K}\Omega$ | 6.9 | 7.5 | 8.1 | ٧ | 1a | | V <sub>1L</sub> | Output Saturation Voltage to Ground | I <sub>1</sub> = 1.2 A | | 1 | 1.4 | ٧ | 1c | | V <sub>1 H</sub> | Output Saturation Voltage to Supply | - I <sub>1</sub> = 1.2 A | | 1.6 | 2.2 | ٧ | 1d | | V <sub>4</sub> | Oscillator Virtual Ground | | | 0.45 | | ٧ | 1b | | V <sub>7</sub> | Regulated Voltage at Pin 7 | - 1 <sub>7</sub> = 20 μA | 6.3 | 6.6 | 7 | ٧ | 1b | | $\frac{\Delta V_7}{\Delta V_s}$ | Regulated Voltage Drift with Supply Voltage | $\Delta V_s = 15 \text{ to } 35 \text{ V}$ | | 1 | 2 | mV/V | 1b | | V <sub>11</sub> | Amplifier Input (+) Reference<br>Voltage | | 4.1 | 4.4 | 4.7 | ٧ | 1b | | V <sub>13</sub> | Blanking Output Saturation Voltage | I <sub>13</sub> = 10 mA | | 0.35 | 0.5 | ٧ | 1a | | V <sub>15</sub> | Pin 15 Saturation Voltage to Ground | I <sub>15</sub> = 20 mA | | 1 | 1.5 | ٧ | 1a | Figure 1 : DC Test Circuit. Figure 1a. Figure 1b. Figure 1c. Figure 1d. **ELECTRICAL CHARACTERISTICS** (refer to the A.C. test circuit of Fig. 2, $T_{amb}$ = 25 °C, Vs = 24 V, f = 50 Hz, unless otherwise specified) | Symbol | Parameter | Test Con | ditions | Min. | Тур. | Max. | Unit | |-------------------------|---------------------------------------|---------------------------------------------------|------------------------|------|------|------|------| | l <sub>s</sub> | Supply Current | I <sub>y</sub> = 2 App | | | 295 | | mA | | 15 | Sync. Input Current Required to Sync. | | | 100 | | | μА | | V <sub>1</sub> | Flyback Voltage | I <sub>y</sub> = 2 App | | | 50 | | ٧ | | <b>v</b> <sub>3</sub> | Peak to Peak Oscillator Sawtooth | I <sub>5</sub> = 0 | | | 3.6 | | ٧ | | | Voltage | l <sub>5</sub> = 100 μA | | | 3.4 | | ٧ | | V <sub>10thL</sub> | Start Scan Level of the Input<br>Ramp | | | | 1.7 | | ٧ | | t <sub>fly</sub> | Flyback Time | l <sub>y</sub> = 2 App | | | 0.6 | | ms | | t <sub>blank</sub> | Blanking Pulse Duration | f <sub>o</sub> = 50 Hz | T <sub>j</sub> = 75 °C | 1.33 | 1.4 | 1.47 | ms | | | | f <sub>o</sub> = 60 Hz | T <sub>j</sub> = 75 °C | | 1.17 | | ms | | fo | Free Running Frequency | $R_o = 7.5 \text{ K}$<br>$C_o = 330 \text{ nF}$ | T <sub>j</sub> = 75 °C | 42 | 43.5 | 46 | Hz | | | | $R_o = 6.2 \text{ K}$<br>$C_o = 330 \text{ nF}$ | T <sub>i</sub> = 75 °C | | 52.5 | | Hz | | | | $R_o = 5.1 \text{ K}$<br>$C_o = 330 \text{ nF}$ | T <sub>j</sub> = 75 °C | | 63.5 | | Hz | | | | $R_o = 3.9 \text{ K}$<br>$C_o = 330 \text{ nF}$ | T <sub>j</sub> = 75 °C | | 83 | | Hz | | Δt | Synchronization Range | $R_o = 7.5 \text{ K}$<br>$C_o = 330 \text{ nF}$ | @ 50 Hz | 13.5 | 15 | | Hz | | | | $R_o = 6.2 \text{ K}$<br>$C_o = 330 \text{ nF}$ | @ 60 Hz | | 17.5 | | Hz | | | | $R_o = 5.1 \text{ K}$<br>$C_o = 330 \text{ nF}$ | @ 70 Hz | | 20.5 | | Hz | | | | R <sub>o</sub> = 3.9 K<br>C <sub>o</sub> = 330 nF | @ 1000 Hz | | 27.5 | | | | T <sub>jso</sub> Juncti | on Temperature for Thermal Shutdo | wn | | | 140 | | °C | For other to use the following equation to calculate the approximate value of $R_0$ maintaining $C_0$ = 330 nF $$R_0 = \frac{325 \cdot 10^3}{f_0}$$ Figure 2 : AC Test Circuit. Figure 3: Application Circuit for Smal Screen 90 % TVC Set (Ry = 15 $\Omega$ , Ly = 30 mH, ly = 0.82 App). ## TYPICAL PERFORMANCE | Symbol | Parameter | Value | Unit | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------|------| | Vs | Minimum Supply Voltage | 25 | V | | Is | Supply Current | 140 | mA | | t <sub>fly</sub> | Flyback Time | 0.7 | msec | | tbikg | Blanking Time | 1.4 | msec | | fo | Free Running Frequency | 43.5 | Hz | | *P <sub>tot</sub> | Power Dissipation | 2.4 | W | | R <sub>th heatsink</sub> | Thermal Resistance of the Heatsink For $T_{amb}$ = 60 °C and $T_{j max}$ = 110 °C For $T_{amb}$ = 60 °C and $T_{j max}$ = 120 °C | 13<br>16 | °C/W | <sup>\*</sup> Worst case condition. <sup>\*</sup> The value depends on the characteristics of the CRT. The value shown is indicative only. Figure 4 : Application Circuit for 110° TVC set (Ry = $9.6 \Omega$ ; Ly = 24.6 mH ; ly = 1.2 App). The value depends on the characteristics of the CRT. The value shown is indicative only. ## **TYPICAL PERFORMANCE** | Symbol | Parameter | Value | Unit | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------| | Vs | Minimum Supply Voltage | 22.5 | V | | Is | Supply Current | 185 | mA | | t <sub>fly</sub> | Flyback Time | 1 | msec | | t <sub>blkg</sub> | Blanking Time | 1.4 | msec | | fo | Free Running Frequency | 43.5 | Hz | | *P <sub>tot</sub> | Power Dissipation | 2.7 | W | | *R <sub>th heatsink</sub> | Thermal Resistance of the Heatsink For T <sub>amb</sub> = 60 °C and T <sub>j max</sub> = 110 °C For T <sub>amb</sub> = 60 °C and T <sub>j max</sub> = 120 °C | 11.5<br>14.5 | °C/W | <sup>\*</sup> Worst case condition. **Figure 5**: Application Circuit for 110 ° TVC set (Ry = $5.9 \Omega$ ; Ly = 10 mH; ly = 1.95 App). ### TYPICAL PERFORMANCE | Symbol | Parameter | Value | Unit | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------| | Vs | Minimum Supply Voltage | 24 | V | | Is | Supply Current | 285 | mA | | t <sub>fly</sub> | Flyback Time | 0.6 | msec | | t <sub>blkg</sub> | Blanking Time | 1.4 | msec | | fo | Free Running Frequency | 43.5 | Hz | | *P <sub>tot</sub> | Power Dissipation | 4.3 | W | | R <sub>th heatsink</sub> | Thermal Resistance of the Heatsink For T <sub>amb</sub> = 60 °C and T <sub>j max</sub> = 110 °C For T <sub>amb</sub> = 60 °C and T <sub>j max</sub> = 120 °C | 6.5<br>8.5 | °C/W | <sup>\*</sup> Worst case condition. The value depends on the characteristics of the CRT. The value shown is indicative only. <sup>\*\*</sup> See "Thermal considerations". STINC IN TEST Figure 6: P.C. Board and Components Layout for the Application Circuits of fig. 3, 4 and 5 (1:1 scale). # APPLICATION INFORMATION (refer to the block diagram) # OSCILLATOR AND SYNC GATE (clock generation) The oscillator is obtained by means of an integrator driven by a two threshold circuit that switches $R_0$ high or low so allowing the charge or the discharge of $C_0$ under constant current conditions. The sync input pulse at the Sync gate lowers the level of the upper threshold and than it controls the period duration. A clock pulse is generated. - **Pin 4** is the inverting input of the amplifier used as integrator. - **Pin 6** is the output of the switch driven by the internal clock pulse generated by the threshold circuits. - Pin 3 is the output of the amplifier. - **Pin 5** is the input for sync pulses (positive). #### RAMP GENERATOR AND BUFFER STAGE A current mirror, the current intensity of which can be externally adjusted, charges one capacitor producing a linear voltage ramp. The internal clock pulse stops the increasing ramp by a very fast discharge of the capacitor; a new voltage ramp is immediately allowed. The required value of the capacitance is obtained by means of the series of two capacitors. Ca and Cb, which allow the linearity control by applying a feedback between the output of the buffer and the tapping from Ca and Cb. Pin 7 The resistance between pin 7 and ground defines the mirror current and than the height of the scanning. - **Pin 9** is the output of the current mirror that charges the series of Ca and Cb. This pin is also the input of the buffer stage. - Pin 10 is the output of the buffer stage and it is internally coupled to the inverting input of the power amplifier through R1. #### **POWER AMPLIFIER** This amplifier is a voltage-to-current power converter, the transconductance of which is externally defined by means of a negative current feedback. The output stage of the power amplifier is supplied by the main during the trace period, and by the flyback generator circuit during the most part of the duration of the flyback time. The internal clock turns off the lower power output stage to start the flyback. The power output stage is thermally protected by sensing the junction temperature and then by putting off the current sources of the power stage. - Pin 12 is the inverting input of the amplifier. An external network, Ra and Rb, defines the DC level across Cy so allowing a correct centering of the output voltage. The series network Rc and Cc, in conjunction with Ra and Rb, applies at the feedback input pin 12 a small part of the parabola, available across Cy, and the AC feedback voltage, taken across Rf. The external components Rc, Ra and Rd, produce the linearity correction on the output scanning current ly and their values must be optimized for each type of CRT. - Pin 11 is the non-inverting input and it is not used. At this pin the non-inverting input reference voltage supplied by the voltage regulator can be measured. This pin is only used on a quasi-bridge configuration. - **Pin 1** is the output of the power amplifier and it drives the yoke by a negative slope current ramp. Re and the Boucherot cell are used to stabilize the power amplifier. - **Pin 2** The supply voltage of the power output stage is forced at this pin. During the trace time the supply voltage is obtained from the main voltage V<sub>S</sub> by a diode, while during the retrace time this pin is supplied from the flyback generator. #### FLYBACK GENERATOR This circuit supplies both the power amplifier output stage and the yoke during the most of the duration of the flyback time (retrace). The internal clock opens the loop of the amplifier and lets pin 1 floating so allowing the rising of the flyback. Crossing the main supply voltage at pin 14, the flyback pulse front end drives the flyback generator in such a way allowing its output to reach and overcome the main supply voltage, starting from a low condition forced during the trace period. An integrated diode stops the rising of this output increase and the voltage jump is transferred by means of capacitor Cf at the supply voltage pin of the power stage (pin 2). When the current across the yoke changes its direction, the output of the flyback generator falls down to the main supply voltage and it is stopped by means of the saturated output darlington at a high level. At this time the flyback generator starts to supply the power amplifier output stage by a diode inside the device. The flyback generator supplies the yoke too. Later, the increasing flyback current reaches the peak value and then the flyback time is completed: the trace period restarts. The output of the power amplifier (pin 1) falls under the main supply voltage and the output of the flyback generator is driven for a low state so allowing the flyback capacitor Cf to restore the energy lost during the retrace. Pin 15 is the output of the flyback generator that, when driven, jumps from low to high condition. An external capacitor Cf transfers the jump to pin 2 (see pin 2). # BLANKING GENERATOR AND CRT PROTECTION This circuit is a pulse shaper and its output goes high during the blanking period or for CRT protection. The input is internally driven by the clock pulse that defines the width of the blanking time when a flyback pulse has been generated. if the flyback pulse is absent (short circuit or open circuit of the yoke), the blanking output remains high so allowing the CRT protection. **Pin 13** is an open collector output where the blanking pulse is available. #### **VOLTAGE REGULATOR** The main supply voltage $V_s$ is lowered and regulated internally to allow the required reference voltages for all the above described blocks. - **Pin 14** is the main supply voltage input V<sub>s</sub> (positive). - **Pin 8** is the GND pin or the negative input of V<sub>s</sub>. Figure 7: Output Saturation Voltage to Ground vs. Peak Output Current. Figure 9 : Maximum Allowable Power Dissipation vs. Ambient Temperature. Figure 8 : Output Saruration Voltage to Supply vs. Output Peak Current. #### **MOUNTING INSTRUCTIONS** The power dissipated in the circuit must be removed by adding an external heatsink. Thanks to the MULTIWATT® package attaching the heatsink is very simple, a screw or a compression spring (clip) being sufficient. Between the heatsink and the package it is better to insert a layer of silicon grease, to optimize the thermal contact; no electrical isolation is needed between the two surfaces. Figure 10 : Mounting Example.