

## 17-V 1.5-A SYNCHRONOUS STEP-DOWN CONVERTER

Check for Samples: TPS62110-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- High-Efficiency Synchronous Step-Down Converter With up to 95% Efficiency
- 3.1-V to 17-V Operating Input Voltage Range
- Adjustable Output Voltage Range From 1.2 V to 16 V
- Synchronizable to External Clock Signal up to 1.4 MHz

- Up to 1.5-A Output Current
- High Efficiency Over a Wide Load Current Range Due to PFM/PWM Operation Mode
- 100% Maximum Duty Cycle for Lowest Dropout
- 20-µA Quiescent Current (Typical)
- Overtemperature and Overcurrent Protected
- Available in 16 Pin QFN Package

#### DESCRIPTION/ORDERING INFORMATION

The TPS62110 is a low-noise synchronous step-down dc-dc converter that is ideally suited for systems powered from a 2-cell Li-ion battery or from a 12-V or 15-V rail.

The TPS62110 is a synchronous PWM converter with integrated N-channel and P-channel power MOSFET switches. Synchronous rectification is used to increase efficiency and to reduce external component count. To achieve highest efficiency over a wide load current range, the converter enters a power-saving, pulse-frequency modulation (PFM) mode at light load currents. Operating frequency is typically 1 MHz, allowing the use of small inductor and capacitor values. The device can be synchronized to an external clock signal in the range of 0.8 MHz to 1.4 MHz. For low noise operation, the converter can be operated in PWM-only mode. In the shutdown mode, the current consumption is reduced to less than 2 μA. The TPS62110 is available in the 16-pin (RSA) QFN package and operates over a free-air temperature range of –40°C to 125°C.

## ORDERING INFORMATION(1)(2)

| T <sub>A</sub> | T <sub>A</sub> ORDERABLE PART NUMBER |           |
|----------------|--------------------------------------|-----------|
| -40°C to 125°C | TPS62110QRSARQ1                      | TPS62110Q |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **ABSOLUTE MAXIMUM RATINGS(1)**

over operating free-air temperature range (unless otherwise noted)

| PARAM            | ETER                                                         | VALUE                            |
|------------------|--------------------------------------------------------------|----------------------------------|
| $V_{CC}$         | Supply voltage at VIN, VINA                                  | −0.3 V to 20 V                   |
|                  | Voltage at SW                                                | $-0.3 \text{ V to V}_{\text{I}}$ |
| $V_{I}$          | Voltage at EN, SYNC, LBO, PG                                 | −0.3 V to 20 V                   |
|                  | Voltage at LBI, FB                                           | –0.3 V to 7 V                    |
| Io               | Output current at SW                                         | 2400 mA                          |
| $T_J$            | Maximum junction temperature                                 | 150°C                            |
| T <sub>stg</sub> | Storage temperature                                          | −65°C to 150°C                   |
| ESD              | Human body model (HBM) AEC-Q100 Classification Level H2      | 2 kV                             |
| ratings          | Charged device model (CDM) AEC-Q100 Classification Level C3B | 750 V                            |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATINGS**(1)

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR             | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------|-----------------------------|-----------------------|-----------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          |
| RSA     | 2.5 W                 | 25 mW/°C                    | 1.375 W               | 1 W                   |

<sup>(1)</sup> Based on a thermal resistance of 40 K/W soldered onto a high K board.

#### RECOMMENDED OPERATING CONDITIONS

|          |                                              | MIN | MAX | UNIT |
|----------|----------------------------------------------|-----|-----|------|
| $V_{CC}$ | Supply voltage at VIN, VINA                  | 3.1 | 17  | V    |
|          | Maximum voltage at power-good, LBO, EN, SYNC |     | 17  | V    |
| $T_{J}$  | Operating junction temperature               | -40 | 125 | °C   |



## **ELECTRICAL CHARACTERISTICS**

 $V_{I}$  = 12 V,  $V_{O}$  = 3.3 V,  $I_{O}$  = 600 mA, EN =  $V_{I}$ ,  $T_{A}$  = -40°C to 125°C (unless otherwise noted)

|                     | PARAMETER                                                    | TEST CONDITIONS                                                  | MIN              | TYP   | MAX  | UNIT |  |
|---------------------|--------------------------------------------------------------|------------------------------------------------------------------|------------------|-------|------|------|--|
| SUPPLY              | CURRENT                                                      |                                                                  |                  |       |      |      |  |
| VI                  | Input voltage range (1)                                      |                                                                  | 3.1              |       | 17   | V    |  |
|                     | Operating quiescent current                                  | $I_O = 0$ mA, SYNC = GND, $V_I = 7.2$ V, $T_A = 25^{\circ}C$ (2) |                  | 20    |      |      |  |
| $I_{(Q)}$           |                                                              | $I_O$ = 0 mA, SYNC = GND,<br>$V_I$ = 17 V $^{(2)}$               |                  | 23    | 29   | μA   |  |
|                     | Chutdown ourront                                             | EN = GND                                                         |                  | 1.5   | 5    |      |  |
| I <sub>(SD)</sub>   | Shutdown current                                             | EN = GND, T <sub>A</sub> = 25°C, V <sub>I</sub> = 7.2 V          |                  | 1.5   | 3    | μA   |  |
| ENABLE              | ≣                                                            |                                                                  | ,                |       | ·    |      |  |
| $V_{IH}$            | EN high-level input voltage                                  |                                                                  | 1.3              |       |      | V    |  |
| V <sub>IL</sub>     | EN low-level input voltage                                   |                                                                  |                  |       | 0.3  | V    |  |
|                     | EN trip-point hysteresis                                     |                                                                  |                  | 170   |      | mV   |  |
| I <sub>IKG</sub>    | EN input leakage current                                     | $EN = GND \text{ or } V_I, V_I = 17 \text{ V}$                   |                  | 0.01  | 0.2  | μΑ   |  |
| I <sub>(EN)</sub>   | EN input current                                             | 0.6 V ≤ V <sub>(EN)</sub> ≤ 4 V                                  |                  | 10    |      | μΑ   |  |
| V <sub>(UVLO)</sub> | Undervoltage lockout threshold                               | Input voltage falling                                            | 2.8              | 3     | 3.1  | V    |  |
|                     | Undervoltage lockout hysteresis                              |                                                                  |                  | 250   |      | mV   |  |
| POWER               | SWITCH                                                       |                                                                  |                  |       |      |      |  |
|                     | P-channel MOSFET on-resistance                               | V <sub>I</sub> ≥ 5.4 V, I <sub>O</sub> = 350 mA                  |                  | 165   | 250  |      |  |
| r <sub>DS(ON)</sub> |                                                              | V <sub>I</sub> = 3.5 V, I <sub>O</sub> = 200 mA                  |                  | 340   |      | mΩ   |  |
|                     |                                                              | V <sub>I</sub> = 3 V, I <sub>O</sub> = 100 mA                    |                  | 490   |      |      |  |
|                     | P-channel MOSFET leakage current                             | V <sub>DS</sub> = 17 V                                           |                  | 0.1   | 1    | μΑ   |  |
|                     | P-channel MOSFET current limit                               | V <sub>I</sub> = 7.2 V, V <sub>O</sub> = 3.3 V                   |                  | 2400  |      | mA   |  |
|                     |                                                              | V <sub>I</sub> ≥ 5.4 V, I <sub>O</sub> = 350 mA                  |                  | 145   | 200  |      |  |
| r <sub>DS(ON)</sub> | N-channel MOSFET on-resistance                               | V <sub>I</sub> = 3.5 V, I <sub>O</sub> = 200 mA                  |                  | 170   |      | mΩ   |  |
|                     |                                                              | V <sub>I</sub> = 3 V, I <sub>O</sub> = 100 mA                    |                  | 200   |      |      |  |
|                     | N-channel MOSFET leakage current                             | V <sub>DS</sub> = 17 V                                           |                  | 0.1   | 3    | μΑ   |  |
| POWER               | GOOD OUTPUT, LBI, LBO                                        |                                                                  |                  |       |      |      |  |
| V <sub>(PG)</sub>   | Power good trip voltage                                      |                                                                  | V <sub>O</sub> – | 1.6%  |      | V    |  |
|                     | Davis and delay time                                         | V <sub>O</sub> ramping positive                                  |                  | 50    |      |      |  |
|                     | Power good delay time                                        | V <sub>O</sub> ramping negative                                  |                  | 200   |      | μs   |  |
| V <sub>OL</sub>     | PG, LBO output low voltage                                   | $V_{(FB)} = 1.1 \times V_O$ nominal, $I_{OL} = 1$ mA             |                  |       | 0.3  | V    |  |
| I <sub>OL</sub>     | PG, LBO sink current                                         |                                                                  |                  | 1     |      | mA   |  |
|                     | PG, LBO output leakage current                               | $V_{(FB)} = V_O$ nominal                                         |                  | 0.01  | 0.25 | μA   |  |
|                     | Minimum supply voltage for valid power good, LBI, LBO signal |                                                                  |                  | 3     |      | V    |  |
| $V_{LBI}$           | Low battery input trip voltage                               | Input voltage falling                                            |                  | 1.256 |      | V    |  |
| I <sub>LBI</sub>    | LBI input leakage current                                    |                                                                  |                  | 10    | 100  | nA   |  |
|                     | Low battery input trip-point accuracy                        |                                                                  |                  | 1.5   |      | %    |  |
| V <sub>LBLHYS</sub> | Low battery input hysteresis                                 |                                                                  |                  | 25    |      | mV   |  |

<sup>(1)</sup> Not production tested(2) Device is not switching.



## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_I = 12 \text{ V}$ ,  $V_O = 3.3 \text{ V}$ ,  $I_O = 600 \text{ mA}$ ,  $EN = V_I$ ,  $T_A = -40 ^{\circ}\text{C}$  to  $125 ^{\circ}\text{C}$  (unless otherwise noted)

| PARAMETER           |                                     | TEST CONDITION                                                                   | TEST CONDITIONS |       | TYP   | MAX  | UNIT |
|---------------------|-------------------------------------|----------------------------------------------------------------------------------|-----------------|-------|-------|------|------|
| OSCILL              | ATOR                                | <u>'</u>                                                                         |                 | i.    |       | ,    |      |
| f <sub>S</sub>      | Oscillator frequency                |                                                                                  |                 | 900   | 1000  | 1100 | kHz  |
| f <sub>(SYNC)</sub> | Synchronization range               | CMOS-logic clock signal on S                                                     | YNC pin         | 800   |       | 1400 | kHz  |
| $V_{IH}$            | SYNC high-level input voltage       |                                                                                  |                 | 1.5   |       |      | V    |
| $V_{IL}$            | SYNC low-level input voltage        |                                                                                  |                 |       |       | 0.3  | V    |
| I <sub>lkg</sub>    | SYNC input leakage current          | SYNC = GND or VIN                                                                |                 |       | 0.01  | 0.2  | μΑ   |
|                     | SYNC trip-point hysteresis          |                                                                                  |                 |       | 170   |      | mV   |
|                     | SYNC input current                  | 0.6 V ≤ V <sub>(SYNC)</sub> ≤ 4 V                                                |                 |       | 10    | 20   | μA   |
|                     | Duty cycle of external clock signal |                                                                                  |                 | 30    |       | 90   | %    |
| OUTPU               | т                                   |                                                                                  |                 |       |       |      |      |
| $V_{O}$             | Adjustable output voltage range     |                                                                                  |                 | 1.153 |       | 16   | V    |
| $V_{FB}$            | Feedback voltage                    | edback voltage                                                                   |                 |       | 1.153 |      | V    |
|                     | FB leakage current                  |                                                                                  |                 |       | 10    | 100  | nA   |
|                     |                                     | $V_1 = 3.1 \text{ V to } 17 \text{ V},$<br>0 mA < $I_0$ < 1500 mA <sup>(4)</sup> | 85°C            | -2    |       | 2    | %    |
|                     | Feedback voltage tolerance (3)      |                                                                                  | 105°C           | -2.8  |       | 2.8  |      |
|                     |                                     |                                                                                  | 125°C           | -6    |       | 6    |      |
|                     |                                     | V <sub>I</sub> ≥ 3 V (once undervoltage lockout voltage exceeded)                |                 |       | 100   |      |      |
| Io                  | Maximum output current              | V <sub>1</sub> ≥ 3.5 V                                                           |                 |       | 500   |      | mA   |
|                     |                                     | V <sub>1</sub> ≥ 4.3 V                                                           |                 |       | 1200  |      |      |
|                     |                                     | V <sub>I</sub> ≥ 6 V                                                             |                 |       | 1500  |      |      |
| n                   | Efficiency                          | $V_1 = 7.2 \text{ V}, V_0 = 3.3 \text{ V}, I_0 = 600 \text{ mA}$                 |                 |       | 92    |      | %    |
| η                   | Efficiency                          | V <sub>I</sub> = 12 V, V <sub>O</sub> = 5 V, I <sub>O</sub> = 600 mA             |                 |       | 92    |      | 70   |
|                     | Duty cycle range for main switches  | at 1 MHz                                                                         |                 | 10    |       | 100  | %    |
|                     | Minimum ton time for main switch    |                                                                                  |                 |       | 100   |      | ns   |
|                     | Shutdown temperature                |                                                                                  |                 |       | 145   |      | °C   |
|                     | Start-up time                       | $I_O = 800 \text{ mA}, V_I = 12 \text{ V}, V_O = 300 \text{ mA}$                 | 3.3 V           |       | 1     |      | ms   |

<sup>(3)</sup> Not production tested

Submit Documentation Feedback

Copyright © 2010–2012, Texas Instruments Incorporated

<sup>(4)</sup> The maximum output current depends on the input voltage. See the maximum output current for further restrictions on the minimum input voltage.



## **DEVICE INFORMATION**



## **TERMINAL FUNCTIONS**

| TERMINAL    |        |   | DECODURTION                                                                                                                                                                                                            |
|-------------|--------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | IE NO. |   | DESCRIPTION                                                                                                                                                                                                            |
| EN          | 4      | _ | Enable. A logic high enables the converter; logic low forces the device into shutdown mode reducing the supply current to less than 2 $\mu$ A.                                                                         |
| FB          | 10     | - | An external resistive divider is connected to this pin to set the output voltage.                                                                                                                                      |
| LBO         | 6      | 0 | Open-drain low-battery output. This pin is pulled low if LBI is below its threshold.                                                                                                                                   |
| GND         | 11, 12 | 1 | Ground                                                                                                                                                                                                                 |
| LBI         | 7      | Ι | Low-battery input                                                                                                                                                                                                      |
| SW          | 14, 15 | 0 | Connect the inductor to this pin. This pin is the switch pin and connected to the drain of the internal power MOSFETS.                                                                                                 |
| PG          | 13     | 0 | Power good comparator output. This is an open-drain output. A pullup resistor should be connected between PG and VOUT. The output goes active high when the output voltage is greater than 98.4% of the nominal value. |
| PGND        | 1, 16  | Ι | Power ground. Connect all power grounds to this pin.                                                                                                                                                                   |
| AGND        | 9      | Ι | Analog ground, connect to GND and PGND                                                                                                                                                                                 |
| 0.4.0       | _      |   | Input for synchronization to external clock signal. Synchronizes the converter switching frequency to an external clock signal with CMOS level:                                                                        |
| SYNC        | 5      | I | SYNC = HIGH: Low-noise mode enabled, fixed frequency PWM operation is forced                                                                                                                                           |
|             |        |   | SYNC = LOW (GND): Power save mode enabled, PFM/PWM mode enabled                                                                                                                                                        |
| VIN         | 2, 3   | _ | Supply voltage input (power stage)                                                                                                                                                                                     |
| VINA        | 8      | I | Supply voltage input (support circuits)                                                                                                                                                                                |
| Thermal pad |        |   | Connect to AGND                                                                                                                                                                                                        |

Copyright © 2010–2012, Texas Instruments Incorporated



#### **FUNCTIONAL BLOCK DIAGRAM**



A. For the adjustable version (TPS62110), the internal feedback divider is disabled and the FB pin is directly connected to the internal GM amplifier.



#### **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

|                     |    |                        | FIGURE |
|---------------------|----|------------------------|--------|
| Efficiency          | vs | Output current (1.8 V) | 1, 2   |
| Efficiency          | vs | Output current (1.5 V) | 3, 4   |
| Switching frequency | vs | Input voltage          | 5      |
| Quiescent current   | vs | Input voltage          | 16     |

Graphs with  $V_0 = 1.8 \text{ V}$  were taken using the circuit according to Figure 10.









Figure 4.









The graphs were generated using the EVM with the setup according to Figure 7 unless otherwise noted. The output voltage divider was adjusted according to Table 4.



Figure 7. Test Setup



#### **DETAILED DESCRIPTION**

#### **OPERATION**

The TPS62110 is a synchronous step-down converter that operates with a 1-MHz fixed frequency pulse width modulation (PWM) at moderate-to-heavy load currents and enters the power save mode at light load current.

During PWM operation, the converter uses a unique fast response voltage mode control scheme with input voltage feed-forward. Good line and load regulation is achieved with the use of small input and output ceramic capacitors. At the beginning of each clock cycle initiated by the clock signal (S), the P-channel MOSFET switch is turned on, and the inductor current ramps up until the comparator trips and the control logic turns the switch off. The switch is turned off by the current limit comparator if the current limit of the P-channel switch is exceeded. After the dead time prevents current shoot through, the N-channel MOSFET rectifier is turned on, and the inductor current ramps down. The next cycle is initiated by the clock signal turning off the N-channel rectifier, and turning on the P-channel switch.

The error amplifier as well as the input voltage determines the rise time of the sawtooth generator. Therefore, any change in input voltage or output voltage directly controls the duty cycle of the converter giving a very good line and load transient regulation.

### **CONSTANT FREQUENCY MODE OPERATION (SYNC = HIGH)**

In constant frequency mode, the output voltage is regulated by varying the duty cycle of the PWM signal in the range of 100% to 10%. Connecting the SYNC pin to a voltage greater than 1.5 V forces the converter to operate permanently in the PWM mode even at light or no-load currents. The advantage is that the converter operates with a fixed switching frequency that allows simple filtering of the switching frequency for noise-sensitive applications. In this mode, the efficiency is lower compared to the power save mode during light loads. The N-MOSFET of the devices stay on even when the current into the output drops to zero. This prevents the device from going into discontinuous mode, and the device transfers unused energy back to the input. Therefore, there is no ringing at the output, which usually occurs in discontinuous mode. The duty cycle range in constant frequency mode is 100% to 10%.

It is possible to switch from forced PWM mode to the power save mode during operation by pulling the SYNC pin LOW. The flexible configuration of the SYNC pin during operation of the device allows efficient power management by adjusting the operation of the TPS62110 to the specific system requirements.

#### POWER SAVE MODE OPERATION (SYNC = LOW)

As the load current decreases, the converter enters the power save mode operation. During power save mode, the converter operates with reduced switching frequency in pulse frequency modulation (PFM), and with a minimum quiescent current to maintain high efficiency. Whenever the average output current goes below the skip threshold, the converter enters the power save mode. The average current depends on the input voltage. It is about 200 mA at low input voltages and up to 400 mA with maximum input voltage. The average output current must be below the threshold for at least 32 clock cycles to enter the power save mode. During the power save mode, the output voltage is monitored with a comparator and the output voltage is regulated in to a typical value between the nominal output voltage and 0.8% above the nominal output voltage. When the output voltage falls below the nominal output voltage, the P-channel switch turns on. The P-channel switch is turned off as the peak switch current is reached. The N-channel rectifier is turned on, and the inductor current ramps down. As the inductor current approaches zero, the N-channel rectifier is turned off and the switch is turned on starting the next pulse. When the output voltage can not be reached with a single pulse, the device continues to switch with its normal operating frequency until the comparator detects the output voltage to be 0.8% above the nominal output voltage. This control method reduces the quiescent current to 20 µA (typical), and reduces the switching frequency to a minimum that achieves the highest converter efficiency.

Product Folder Links: TPS62110-Q1





Figure 8. Power Save Mode Output Voltage Thresholds

The typical PFM (SKIP) current threshold for the TPS62110 is given by:

$$I_{SKIP} \approx \frac{V_I}{25 \Omega}$$
 (1)

Equation 1 is valid for input voltages up to 7 V. For higher voltages, the skip current threshold is not increased further. The converter enters the fixed frequency PWM mode as soon as the output voltage falls below  $V_O - 1.6\%$  (nominal).

#### **SOFT START**

The TPS62110 has an internal soft-start circuit that limits the inrush current during start-up. This prevents possible voltage drops of the input voltage when a battery or a high-impedance power source is connected to the input of the TPS62110.

The soft start is implemented as a digital circuit increasing the switch current in steps of 300 mA, 600 mA, 1200 mA. The typical switch current limit is 2.4 A. Therefore, the start-up time depends on the output capacitor and load current. Typical start-up time with a 22 µF output capacitor and 800-mA load current is 1 ms.

### 100% DUTY CYCLE LOW DROPOUT OPERATION

The TPS62110 offers the lowest possible input to output voltage difference while still maintaining operation with the use of the 100% duty cycle mode. In this mode, the P-channel switch is constantly turned on. This is particularly useful in battery-powered applications to achieve the longest operation time, taking full advantage of the whole battery voltage range. The minimum input voltage to maintain regulation depends on the load current and output voltage, and is calculated as:

$$V_I \min = V_O \max + I_O \max \cdot \left( r_{DS(on)} \max + R_{(L)} \right)$$
(2)

with:

 $I_{O}$ max = maximum output current plus inductor ripple current

 $r_{DS(on)}$ max = maximum P-channel switch  $r_{DS(on)}$ 

 $R_{(L)}$  = dc resistance of the inductor

V<sub>O</sub>max = nominal output voltage plus maximum output voltage tolerance

Copyright © 2010–2012, Texas Instruments Incorporated



#### **ENABLE**

Logic low on EN forces the TPS62110 into shutdown. In shutdown, the power switch, drivers, voltage reference, oscillator, and all other functions are turned off. The supply current is reduced to less than 2  $\mu$ A in the shutdown mode. When the device is in thermal shutdown, the bandgap is forced to be switched on even if the device is set into shutdown by pulling EN to GND.

If an output voltage is present when the device is disabled, which could be due to an external voltage source or a super capacitor, the reverse leakage current is specified under electrical characteristics. Pulling the enable pin high starts up the TPS62110 with the soft start. If the EN pin is connected to any voltage other than  $V_I$  or GND, an increased leakage current of typically 10  $\mu$ A and up to 20  $\mu$ A can occur.

### **UNDERVOLTAGE LOCKOUT**

The undervoltage lockout circuit prevents the device from misoperation at low-input voltages. It prevents the converter from turning on the switch or rectifier MOSFET under undefined conditions. The minimum input voltage to start up the TPS62110 is 3.4 V (worst case). The device shuts down at 2.8 V minimum.

#### **SYNCHRONIZATION**

If no clock signal is applied, the converter operates with a typical switching frequency of 1 MHz. It is possible to synchronize the converter to an external clock within a frequency range from 0.8 MHz to 1.4 MHz. The device automatically detects the rising edge of the first clock and synchronizes immediately to the external clock. If the clock signal is stopped, the converter automatically switches back to the internal clock and continues operation. The switch over is initiated if no rising edge on the SYNC pin is detected for a duration of four clock cycles. Therefore, the maximum delay time can be 6.25 µs if the internal clock has its minimum frequency of 800 kHz.

If the device is synchronized to an external clock, the power save mode is disabled, and the devices stay in forced PWM mode.

Connecting the SYNC pin to the GND pin enables the power save mode. The converter operates in the PWM mode at moderate-to-heavy loads, and in the PFM mode during light loads, which maintains high efficiency over a wide load current range.

#### **POWER GOOD COMPARATOR**

The power good (PG) comparator has an open-drain output capable of sinking 1 mA (typical). The PG is active only when the device is enabled (EN = high). When the device is disabled (EN = low), the PG pin is pulled to GND.

The PG output is valid only after a 250- $\mu$ s delay when the device is enabled, and the supply voltage is greater than the undervoltage lockout  $V_{(UVLO)}$ . PG is low during the first 250  $\mu$ s after shutdown and in shutdown.

The PG pin becomes active high when the output voltage exceeds 98.4% (typical) of its nominal value. Leave the PG pin unconnected when not used.

### **LOW-BATTERY DETECTOR**

The low-battery output (LBO) is an open-drain type which goes low when the voltage at the low-battery input (LBI) falls below the trip point of 1.256 V  $\pm$ 1.5%. The voltage at which the low-battery warning is issued can be adjusted with a resistive divider as shown in Figure 9. The sum of resistors (R1 + R2) as well as the sum of (R5 + R6) is recommended to be in the 100 k $\Omega$  to 1 M $\Omega$  range for high efficiency at low output current. An external pullup resistor can be connected to OUT, or any other voltage rail in the voltage range of 0 V to 16 V. During start-up, the LBO output signal is invalid for the first 500  $\mu$ s. LBO is high impedance when the device is disabled. If the low-battery comparator function is not used, connect LBI to ground. The low-battery detector is disabled when the device is disabled.

The logic level of the LBO pin is not defined for the first 500 µs after EN is pulled high.

When the LBI is used to supervise the battery voltage and shut down the TPS62111 at low-input voltages, the battery voltage rises when the current drops to zero. The implemented hysteresis on the LBI pin may not be sufficient for all types of batteries. Figure 9 shows how an additional external hysteresis can be implemented.





Figure 9. LBI With Increased Hysteresis

#### NO LOAD OPERATION

When the converter operates in the forced PWM mode and there is no load connected to the output, the converter regulates the output voltage by allowing the inductor current to reverse for a short time.

## THEORY OF OPERATION AND DESIGN PROCEDURE

| Table 1 | l. L | ist o | of In | nduc | tors |
|---------|------|-------|-------|------|------|
|---------|------|-------|-------|------|------|

| MANUFACTURER (1) | TYPE             | INDUCTANCE | DC RESISTANCE | SATURATION CURRENT |
|------------------|------------------|------------|---------------|--------------------|
| Coilcraft        | MSS6132-682      | 6.8 µH     | 65 mΩ (max)   | 1.5 A              |
| Epcos            | B82462G4682M     | 6.8 µH     | 50 mΩ (max)   | 1.5 A              |
| Sumida           | CDRH5D28-6R2     | 6.2 µH     | 33 mΩ (typ)   | 1.8 A              |
| TDV              | SLF6028T-6R8M1R5 | 6.8 µH     | 35 mΩ (typ)   | 1.5 A              |
| TDK              | SLF7032T-6R8M1R6 | 6.8 µH     | 41 mΩ (typ)   | 1.6 A              |
|                  | 7447789006       | 6.8 µH     | 44 mΩ (typ)   | 2.75 A             |
| Wurth            | 7447779006       | 6.8 µH     | 33 mΩ (typ)   | 3.3 A              |
|                  | 744053006        | 6.2 µH     | 45 mΩ (typ)   | 1.8 A              |

<sup>(1)</sup> The manufacturer's part numbers are used for test purposes only.

#### **Inductor Selection**

The control loop of the TPS62110 requires a certain value for the output inductor and the output capacitor for stable operation. As long as the nominal value of L  $\times$  C  $\geq$  6.2  $\mu$ H  $\times$  22  $\mu$ F, the control loop has enough phase margin and the device is stable. Reducing the inductor value without increasing the output capacitor (or vice versa) may cause stability problems. There are applications where it may be useful to increase the value of the output capacitor, e.g., for a low transient output voltage change. From a stability point of view, the inductor value could be decreased to keep the L  $\times$  C product constant. However, there are drawbacks if the inductor value is decreased. A low inductor value causes a high inductor ripple current and therefore reduces the maximum dc output current. Table 2 gives the advantages and disadvantages when designing the inductor and output capacitor.



Table 2. Advantages and Disadvantages When Designing the Inductor and Output Capacitor

|                                    | INFLUENCE ON STABILITY                        | ADVANTAGE                                                                | DISADVANTAGE                                                                                                                    |  |
|------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
|                                    |                                               | Less output voltage ripple                                               |                                                                                                                                 |  |
| Increase C <sub>out</sub> (>22 µF) | Uncritical                                    | Less output voltage overshoot / undershoot during load transient         | None                                                                                                                            |  |
|                                    |                                               |                                                                          | Higher output voltage ripple                                                                                                    |  |
| Decrease C <sub>out</sub> (<22 μF) | Critical Increase inductor value >6.8 µH also | None                                                                     | High output voltage overshoot / undershoot during load transient                                                                |  |
|                                    |                                               |                                                                          | Less gain and phase margin                                                                                                      |  |
|                                    |                                               | Less inductor current ripple                                             | More energy stored in the inductor → higher voltage overshoot during load transient                                             |  |
| Increase L (>6.8 μH)               | Uncritical                                    | Higher dc output current possible if operated close to the current limit | Smaller current rise → higher voltage undershoot during load transient → do not decrease the value of Cout due to these effects |  |
|                                    | Critical                                      | Small voltage overshoot / undershoot                                     | High inductor current ripple                                                                                                    |  |
| Decrease L (<6.8 μH)               | Increase output capacitor value > 22 µF also  | during load transient                                                    | especially at high input voltage and low output voltage                                                                         |  |

As it is shown in Table 2, the inductor value can be increased to higher values. For good performance, the peak-to-peak inductor current ripple should be less than 30% of the maximum dc output current. Especially at input voltages above 12 V, it makes sense to increase the inductor value to keep the inductor current ripple low. In such applications, the inductor value can be increased to 10  $\mu$ H or 22  $\mu$ H. Values above 22  $\mu$ H should be avoided to keep the voltage overshoot during load transient in an acceptable range.

After choosing the inductor value, two additional inductor parameters should be considered:

- current rating of the inductor
- 2. dc resistance

The dc resistance of the inductance directly influences the efficiency of the converter. Therefore, an inductor with lowest dc resistance should be selected for highest efficiency. To avoid saturation of the inductor, the inductor should be rated at least for the maximum output current plus the inductor ripple current which is calculated as:

$$\Delta I_L = V_O \times \frac{1 - \frac{V_O}{V_I}}{L \times f} \qquad I_L \text{ m ax} = I_O \text{ m ax} + \frac{\Delta I_L}{2}$$
(3)

Where:

f = Switching frequency (1000 kHz typical)

L = Inductor value

ΔI<sub>L</sub> = Peak-to-peak inductor ripple current

 $I_{I}(max) = Maximum inductor current$ 

The highest inductor current occurs at maximum  $V_I$ . A more conservative approach is to select the inductor current rating just for the maximum switch current of the TPS62110, which is 2.4 A (typically). See Table 1 for recommended inductors.

## **OUTPUT CAPACITOR SELECTION**

A 22  $\mu$ F (typical) output capacitor is needed with a 6.8  $\mu$ H inductor. For an output voltage greater than 5 V, a 33  $\mu$ F (minimum) output capacitor is required for stability. For best performance, a low ESR ceramic output capacitor is needed.

The RMS ripple current is calculated as:

$$I_{RMS}(C_O) = V_O \times \frac{1 - \frac{V_O}{V_I}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$
 (4)



The overall output ripple voltage is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charge and discharging the output capacitor:

$$\Delta V_O = V_O \times \frac{1 - \frac{V_O}{V_I}}{L \times f} \times \left( \frac{1}{8 \times C_O \times f} + R_{ESR} \right)$$
(5)

Where the highest output voltage ripple occurs at the highest input voltage V<sub>I</sub>.

#### INPUT CAPACITOR SELECTION

The nature of the buck converter is a pulsating input current; therefore, a low ESR input capacitor is required for best input voltage filtering, and minimizing the interference with other circuits caused by high input voltage spikes. The input capacitor should have a minimum value of 10 µF and can be increased without any limit for better input voltage filtering. The input capacitor should be rated for the maximum input ripple current calculated as:

$$I_{RMS} = I_O \quad \text{max} \times \sqrt{\frac{V_O}{V_I} \times \left(1 - \frac{V_O}{V_I}\right)}$$
 (6)

The worst-case RMS ripple current occurs at D = 0.5 and is calculated as:  $I_{RMS} = I_{O}/2$ . Ceramic capacitors show a good performance because of their low ESR value, and they are less sensitive against voltage transients compared to tantalum capacitors. Place the input capacitor as close as possible to the input pin of the IC for best performance

#### FEEDFORWARD CAPACITOR SELECTION

The feedforward capacitor ( $C_{\rm ff}$ ) is needed to compensate for parasitic capacitance from the feedback pin to GND. Typically, a value of 4.7 pF to 22 pF is needed for an output voltage divider with a equivalent resistance (R1 in parallel with R2) in the 150 k $\Omega$  range. The value can be chosen based on best transient performance and lowest output voltage ripple in PFM mode.

#### **RECOMMENDED CAPACITORS**

It is recommended that only X5R or X7R ceramic capacitors be used as input/output capacitors. Ceramic capacitors show a dc-bias effect. This effect reduces the effective capacitance when a dc-bias voltage is applied across a ceramic capacitor, as on the output and input capacitor of a dc/dc converter. The effect may lead to a significant capacitance drop especially for high input/output voltages and small capacitor packages. See the manufacturer's data sheet about the performance with a dc bias voltage applied. It may be necessary to choose a higher voltage rating or nominal capacitance value to get the required value at the operating point. The capacitors listed in Table 3 have been tested with the TPS62110 with good performance.

**Table 3. List of Capacitors** 

| MANUFACTURER | PART NUMBER     | SIZE | VOLTAGE | CAPACITANCE | TYPE    |
|--------------|-----------------|------|---------|-------------|---------|
| Toise Vuden  | TMK316BJ106KL   | 1206 | 25 V    | 10 μF       | Ceramic |
| Taiyo Yuden  | EMK325BJ226KM   | 1210 | 16 V    | 22 µF       | Ceramic |
|              | C3225X5R1E106M  | 4040 | 25 V    | 10 μF       |         |
| TDK          | C3225X7R1C226M  | 1210 | 16 V    | 22 µF       | Ceramic |
|              | C3216X5R1E106MT | 1206 | 25 V    | 10 μF       |         |



#### **APPLICATION INFORMATION**



A. For an output voltage lower than 2.5 V, an output capacitor of 33 μF or greater is recommended to improve load transient.

Figure 10. Standard Connection

$$V_{O} = V_{FB} \times \frac{R_{1} + R_{2}}{R_{2}}$$
  $R_{1} = R_{2} \times \left(\frac{V_{O}}{V_{FB}}\right) - R_{2}$  (7)

 $V_{FB} = 1.153 \text{ V}$ 

**Table 4. Recommended Resistors** 

| OUTPUT VOLTAGE | R1     | R2     | NOMINAL VOLTAGE | TYPICAL C <sub>ff</sub> |  |  |
|----------------|--------|--------|-----------------|-------------------------|--|--|
| 9 V            | 680 kΩ | 100 kΩ | 8.993 V         | 22 pF                   |  |  |
| 5 V            | 510 kΩ | 150 kΩ | 5.073 V         | 10 pF<br>10 pF          |  |  |
| 3.3 V          | 560 kΩ | 300 kΩ | 3.305 V         |                         |  |  |
| 2.5 V          | 390 kΩ | 330 kΩ | 2.515 V         | 10 pF                   |  |  |
| 1.8 V          | 220 kΩ | 390 kΩ | 1.803 V         | 10 pF                   |  |  |
| 1.5 V          | 100 kΩ | 330 kΩ | 1.502 V         | 10 pF                   |  |  |



A. For an output voltage greater than 5 V, an output capacitor of 33 μF minimum is required for stability.

Figure 11. Application With 9-V Output



## **REVISION HISTORY**

| CI | Changes from Original (February, 2010) to Revision A                                                     |   |  |  |  |  |  |
|----|----------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|
| •  | Added AEC-Q100 info to Features                                                                          | 1 |  |  |  |  |  |
| •  | Removed package column in ordering information table                                                     | 1 |  |  |  |  |  |
| •  | Added ESD ratings info to Abs Max table                                                                  | 2 |  |  |  |  |  |
| •  | Added three rows to feedback voltage tolerance for 85°C, 105°C, and 125°C and updated min and max values | 4 |  |  |  |  |  |



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS62110QRSARQ1  | ACTIVE     | QFN          | RSA                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | TPS<br>62110Q           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF TPS62110-Q1:

● Catalog: TPS62110

● Enhanced Product: TPS62110-EP

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS62110QRSARQ1 | QFN             | RSA                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Jul-2012



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS62110QRSARQ1 | QFN          | RSA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |  |

## RSA (S-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No—leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



## RSA (S-PVQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES:

A. All linear dimensions are in millimeters



# RSA (S-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated